/openbmc/u-boot/include/ |
H A D | mpc83xx.h | 23 #define EXC_OFF_SYS_RESET 0x0100 31 #define CONFIG_DEFAULT_IMMR 0xFF400000 34 #define IMMRBAR 0x0000 35 #define IMMRBAR_BASE_ADDR 0xFFF00000 /* Base addr. mask */ 42 #define LBLAWBAR0 0x0020 43 #define LBLAWAR0 0x0024 44 #define LBLAWBAR1 0x0028 45 #define LBLAWAR1 0x002C 46 #define LBLAWBAR2 0x0030 47 #define LBLAWAR2 0x0034 [all …]
|
/openbmc/u-boot/include/configs/ |
H A D | ls2080a_common.h | 20 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 29 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 30 #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ 31 #define CONFIG_ENV_SECT_SIZE 0x40000 44 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 45 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 47 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL 57 #define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL 59 * DDR controller use 0 as the base address for binding. 62 #define CONFIG_SYS_DP_DDR_BASE_PHY 0 [all …]
|
H A D | ls1088a_common.h | 29 #define LS1088ARDB_PB_BOARD 0x4A 34 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 39 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000 42 #define CONFIG_SYS_FSL_QSPI_BASE 0x20000000 43 #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ 52 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 53 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 55 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL 75 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2) 86 * During booting, IFC is mapped at the region of 0x30000000. [all …]
|
H A D | T102xRDB.h | 35 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 36 #define CONFIG_SPL_PAD_TO 0x40000 37 #define CONFIG_SPL_MAX_SIZE 0x28000 38 #define RESET_VECTOR_OFFSET 0x27FFC 39 #define BOOT_PAGE_OFFSET 0x27000 48 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 49 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 61 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 64 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 65 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) [all …]
|
H A D | T104xRDB.h | 24 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 25 #define CONFIG_SPL_PAD_TO 0x40000 26 #define CONFIG_SPL_MAX_SIZE 0x28000 32 #define RESET_VECTOR_OFFSET 0x27FFC 33 #define BOOT_PAGE_OFFSET 0x27000 47 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 48 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 75 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 78 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 79 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
H A D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_5_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_6_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_3_1_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
/openbmc/linux/arch/arm/mach-sa1100/include/mach/ |
H A D | hardware.h | 17 #define UNCACHEABLE_ADDR 0xfa050000 /* ICIP */ 31 #define VIO_BASE 0xf8000000 /* virtual start of IO space */ 33 #define PIO_START 0x80000000 /* physical start of IO space */ 36 IOMEM( (((x)&0x00ffffff) | (((x)&0x30000000)>>VIO_SHIFT)) + VIO_BASE ) 38 ( (((x)&0x00ffffff) | (((x)&(0x30000000>>VIO_SHIFT))<<VIO_SHIFT)) + PIO_START )
|
/openbmc/linux/arch/mips/boot/dts/brcm/ |
H A D | bcm97435svmb.dts | 11 memory@0 { 13 reg = <0x00000000 0x10000000>, 14 <0x20000000 0x30000000>, 15 <0x90000000 0x40000000>; 135 brcm,scb-sizes = <0 0x40000000 0 0x40000000>; 136 dma-ranges = <0x43000000 0x00000000 0x00000000 0x00000000 0x0 0x10000000 137 0x43000000 0x00000000 0x10000000 0x20000000 0x0 0x30000000 138 0x43000000 0x00000000 0x40000000 0x90000000 0x0 0x40000000>;
|
H A D | bcm97425svmb.dts | 11 memory@0 { 13 reg = <0x00000000 0x10000000>, 14 <0x20000000 0x30000000>, 15 <0x90000000 0x40000000>; 119 flash@0 { 121 reg = <0>; 133 flash0.cfe@0 { 134 reg = <0x0 0x200000>; 138 reg = <0x200000 0x40000>; 142 reg = <0x240000 0x10000>; [all …]
|
/openbmc/linux/drivers/net/wireless/broadcom/b43/ |
H A D | dma.h | 19 #define B43_DMA32_TXCTL 0x00 20 #define B43_DMA32_TXENABLE 0x00000001 21 #define B43_DMA32_TXSUSPEND 0x00000002 22 #define B43_DMA32_TXLOOPBACK 0x00000004 23 #define B43_DMA32_TXFLUSH 0x00000010 24 #define B43_DMA32_TXPARITYDISABLE 0x00000800 25 #define B43_DMA32_TXADDREXT_MASK 0x00030000 27 #define B43_DMA32_TXRING 0x04 28 #define B43_DMA32_TXINDEX 0x08 29 #define B43_DMA32_TXSTATUS 0x0C [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/arm/stm32/ |
H A D | st,mlahb.yaml | 61 reg = <0x10000000 0x40000>; 63 dma-ranges = <0x00000000 0x38000000 0x10000>, 64 <0x10000000 0x10000000 0x60000>, 65 <0x30000000 0x30000000 0x60000>; 68 reg = <0x10000000 0x40000>;
|
/openbmc/linux/arch/arm/boot/dts/st/ |
H A D | spear300.dtsi | 15 ranges = <0x60000000 0x60000000 0x50000000 16 0xd0000000 0xd0000000 0x30000000>; 20 reg = <0x99000000 0x1000>; 25 reg = <0x60000000 0x1000>; 34 reg = <0x94000000 0x1000 /* FSMC Register */ 35 0x80000000 0x0010 /* NAND Base DATA */ 36 0x80020000 0x0010 /* NAND Base ADDR */ 37 0x80010000 0x0010>; /* NAND Base CMD */ 44 reg = <0x70000000 0x100>; 51 reg = <0x50000000 0x1000>; [all …]
|
H A D | spear310.dtsi | 15 ranges = <0x40000000 0x40000000 0x10000000 16 0xb0000000 0xb0000000 0x10000000 17 0xd0000000 0xd0000000 0x30000000>; 21 reg = <0xb4000000 0x1000>; 29 reg = <0x44000000 0x1000 /* FSMC Register */ 30 0x40000000 0x0010 /* NAND Base DATA */ 31 0x40020000 0x0010 /* NAND Base ADDR */ 32 0x40010000 0x0010>; /* NAND Base CMD */ 39 reg = <0xb4000000 0x1000>; 49 ranges = <0xb0000000 0xb0000000 0x10000000 [all …]
|
H A D | spear3xx.dtsi | 14 #address-cells = <0>; 15 #size-cells = <0>; 25 reg = <0 0x40000000>; 32 ranges = <0xd0000000 0xd0000000 0x30000000>; 37 reg = <0xf1100000 0x1000>; 43 reg = <0xfc400000 0x1000>; 51 reg = <0xe0800000 0x8000>; 62 reg = <0xfc000000 0x1000>; 69 reg = <0xd0100000 0x1000>; 72 #size-cells = <0>; [all …]
|
H A D | spear320.dtsi | 15 ranges = <0x40000000 0x40000000 0x80000000 16 0xd0000000 0xd0000000 0x30000000>; 20 reg = <0xb3000000 0x1000>; 26 reg = <0x90000000 0x1000>; 36 reg = <0x4c000000 0x1000 /* FSMC Register */ 37 0x50000000 0x0010 /* NAND Base DATA */ 38 0x50020000 0x0010 /* NAND Base ADDR */ 39 0x50010000 0x0010>; /* NAND Base CMD */ 46 reg = <0x70000000 0x100>; 54 reg = <0xb3000000 0x1000>; [all …]
|
/openbmc/u-boot/arch/mips/dts/ |
H A D | ci20.dts | 23 reg = <0x0 0x10000000 24 0x30000000 0x30000000>; 53 reg = <1 0 0x1000000>; 56 #size-cells = <0>; 79 partition@0 { 81 reg = <0x0 0x0 0x0 0x800000>; 84 partition@0x800000 { 86 reg = <0x0 0x800000 0x0 0x200000>; 89 partition@0xa00000 { 91 reg = <0x0 0xa00000 0x0 0x200000>; [all …]
|
/openbmc/u-boot/board/varisys/cyrus/ |
H A D | cyrus.c | 24 #define GPIO_OPENDRAIN 0x30000000 25 #define GPIO_DIR 0x3c000004 26 #define GPIO_INITIAL 0x30000000 27 #define GPIO_VGA_SWITCH 0x00001000 33 return 0; in checkboard() 46 setbits_be32(&gur->ddrclkdr, 0x001B001B); in board_early_init_f() 55 return 0; in board_early_init_f() 62 out_be32(&lbc->lbcr, 0); in board_early_init_r() 64 out_be32(&lbc->lcrr, 0x80000000 | CONFIG_SYS_LBC_LCRR); in board_early_init_r() 72 return 0; in board_early_init_r() [all …]
|
/openbmc/u-boot/board/hisilicon/poplar/ |
H A D | README | 158 => tftp 0x30000000 fastboot.bin 161 scanning bus 0 for devices... 1 USB Device(s) found 164 scanning usb for storage devices... 0 Storage Device(s) found 170 Load address: 0x30000000 178 => mmc write 0x30000000 0 0x780 180 MMC write: dev # 0, block # 0, count 1920 ... 1920 blocks written: OK 190 => fatls usb 0:2 193 1 file(s), 0 dir(s) 195 => fatload usb 0:2 0x30000000 fastboot.bin 199 => mmc write 0x30000000 0 0x780 [all …]
|
/openbmc/u-boot/doc/device-tree-bindings/firmware/ |
H A D | nvidia,tegra186-bpmp.txt | 76 reg = <0x0 0x30000000 0x0 0x50000>; 79 ranges = <0 0x0 0x0 0x30000000 0x0 0x50000>; 83 reg = <0x0 0x4e000 0x0 0x1000>; 88 reg = <0x0 0x4f000 0x0 0x1000>;
|
/openbmc/linux/drivers/net/wireless/broadcom/brcm80211/brcmsmac/phy/ |
H A D | phytbl_lcn.c | 10 0x00000000, 11 0x00000000, 12 0x00000000, 13 0x00000000, 14 0x00000000, 15 0x00000000, 16 0x00000000, 17 0x00000000, 18 0x00000004, 19 0x00000000, [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/pci/ |
H A D | rcar-pci-host.yaml | 115 reg = <0 0xfe000000 0 0x80000>; 118 bus-range = <0x00 0xff>; 120 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 121 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 122 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 123 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 124 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>, 125 <0x42000000 2 0x00000000 2 0x00000000 0 0x40000000>; 130 interrupt-map-mask = <0 0 0 0>; 131 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
|
/openbmc/linux/arch/sh/include/mach-se/mach/ |
H A D | se7206.h | 5 #define PA_SMSC 0x30000000 6 #define PA_MRSHPC 0x34000000 7 #define PA_LED 0x31400000
|