/openbmc/linux/drivers/media/usb/gspca/ |
H A D | sunplus.c | 29 #define BRIDGE_SPCA504 0 113 /* {0xa0, 0x0000, 0x0503}, * capture mode */ 114 {0x00, 0x0000, 0x2000}, 115 {0x00, 0x0013, 0x2301}, 116 {0x00, 0x0003, 0x2000}, 117 {0x00, 0x0001, 0x21ac}, 118 {0x00, 0x0001, 0x21a6}, 119 {0x00, 0x0000, 0x21a7}, /* brightness */ 120 {0x00, 0x0020, 0x21a8}, /* contrast */ 121 {0x00, 0x0001, 0x21ac}, /* sat/hue */ [all …]
|
H A D | spca500.c | 26 #define AgfaCl20 0 55 .priv = 0}, 68 .priv = 0}, 87 {0x00, 0x0003, 0x816b}, /* SSI not active sync with vsync, 88 * hue (H byte) = 0, 92 {0x00, 0x0000, 0x8167}, /* brightness = 0 */ 93 {0x00, 0x0020, 0x8168}, /* contrast = 0 */ 94 {0x00, 0x0003, 0x816b}, /* SSI not active sync with vsync, 95 * hue (H byte) = 0, saturation/hue enable, 97 * was 0x0003, now 0x0000. [all …]
|
/openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_dump.h | 22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 45 #define BNX2X_DUMP_VERSION 0x61111111 65 static const u32 page_vals_e2[] = {0, 128}; 68 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 74 static const u32 page_vals_e3[] = {0, 128}; 77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 81 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|
/openbmc/linux/drivers/media/dvb-frontends/ |
H A D | stv0900_init.h | 24 { 0, 11101 }, /*C/N=-0dB*/ 83 { -5, 0xCAA1 }, /*-5dBm*/ 84 { -10, 0xC229 }, /*-10dBm*/ 85 { -15, 0xBB08 }, /*-15dBm*/ 86 { -20, 0xB4BC }, /*-20dBm*/ 87 { -25, 0xAD5A }, /*-25dBm*/ 88 { -30, 0xA298 }, /*-30dBm*/ 89 { -35, 0x98A8 }, /*-35dBm*/ 90 { -40, 0x8389 }, /*-40dBm*/ 91 { -45, 0x59BE }, /*-45dBm*/ [all …]
|
H A D | tda18271c2dd_maps.h | 3 HF_None = 0, HF_B, HF_DK, HF_G, HF_I, HF_L, HF_L1, HF_MN, HF_FM_Radio, 10 { 0, 0, 0x00, 0x00 }, /* HF_None */ 11 { 6000000, 7000000, 0x1D, 0x2C }, /* HF_B, */ 12 { 6900000, 8000000, 0x1E, 0x2C }, /* HF_DK, */ 13 { 7100000, 8000000, 0x1E, 0x2C }, /* HF_G, */ 14 { 7250000, 8000000, 0x1E, 0x2C }, /* HF_I, */ 15 { 6900000, 8000000, 0x1E, 0x2C }, /* HF_L, */ 16 { 1250000, 8000000, 0x1E, 0x2C }, /* HF_L1, */ 17 { 5400000, 6000000, 0x1C, 0x2C }, /* HF_MN, */ 18 { 1250000, 500000, 0x18, 0x2C }, /* HF_FM_Radio, */ [all …]
|
/openbmc/u-boot/drivers/net/phy/ |
H A D | atheros.c | 11 #define AR803x_PHY_DEBUG_ADDR_REG 0x1d 12 #define AR803x_PHY_DEBUG_DATA_REG 0x1e 14 #define AR803x_DEBUG_REG_5 0x5 15 #define AR803x_RGMII_TX_CLK_DLY 0x100 17 #define AR803x_DEBUG_REG_0 0x0 18 #define AR803x_RGMII_RX_CLK_DLY 0x8000 22 phy_write(phydev, MDIO_DEVAD_NONE, 0x00, 0x1200); in ar8021_config() 23 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05); in ar8021_config() 24 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47); in ar8021_config() 27 return 0; in ar8021_config() [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/athub/ |
H A D | athub_1_0_sh_mask.h | 27 #define ATC_ATS_CNTL__DISABLE_ATC__SHIFT 0x0 28 #define ATC_ATS_CNTL__DISABLE_PRI__SHIFT 0x1 29 #define ATC_ATS_CNTL__DISABLE_PASID__SHIFT 0x2 30 #define ATC_ATS_CNTL__CREDITS_ATS_RPB__SHIFT 0x8 31 #define ATC_ATS_CNTL__INVALIDATION_LOG_KEEP_ORDER__SHIFT 0x14 32 #define ATC_ATS_CNTL__TRANS_LOG_KEEP_ORDER__SHIFT 0x15 33 #define ATC_ATS_CNTL__TRANS_EXE_RETURN__SHIFT 0x16 34 #define ATC_ATS_CNTL__DISABLE_ATC_MASK 0x00000001L 35 #define ATC_ATS_CNTL__DISABLE_PRI_MASK 0x00000002L 36 #define ATC_ATS_CNTL__DISABLE_PASID_MASK 0x00000004L [all …]
|
H A D | athub_2_0_0_sh_mask.h | 27 …S_CNTL__DISABLE_ATC__SHIFT 0x0 28 …S_CNTL__DISABLE_PRI__SHIFT 0x1 29 …S_CNTL__DISABLE_PASID__SHIFT 0x2 30 …S_CNTL__CREDITS_ATS_RPB__SHIFT 0x8 31 …_CNTL__INVALIDATION_LOG_KEEP_ORDER__SHIFT 0x14 32 …_CNTL__TRANS_LOG_KEEP_ORDER__SHIFT 0x15 33 …_CNTL__TRANS_EXE_RETURN__SHIFT 0x16 34 …DISABLE_ATC_MASK 0x00000001L 35 …DISABLE_PRI_MASK 0x00000002L 36 …DISABLE_PASID_MASK 0x00000004L [all …]
|
H A D | athub_2_1_0_sh_mask.h | 27 …ATS_MODE_CNTL__HOST_TRANS_ENABLE__SHIFT 0x0 28 …ATS_MODE_CNTL__CONSOLE_IOV_ENABLE__SHIFT 0x1 29 …_CNTL__HOST_TRANS_ENABLE_MASK 0x00000001L 30 …_CNTL__CONSOLE_IOV_ENABLE_MASK 0x00000002L 32 …SHARED_VIRT_RESET_REQ__VF__SHIFT 0x0 33 …HARED_VIRT_RESET_REQ__PF__SHIFT 0x1f 34 …IRT_RESET_REQ__VF_MASK 0x7FFFFFFFL 35 …IRT_RESET_REQ__PF_MASK 0x80000000L 37 …SHARED_ACTIVE_FCN_ID__VFID__SHIFT 0x0 38 …HARED_ACTIVE_FCN_ID__VF__SHIFT 0x1f [all …]
|
H A D | athub_1_8_0_sh_mask.h | 29 …S_CNTL__DISABLE_ATC__SHIFT 0x0 30 …S_CNTL__DISABLE_PRI__SHIFT 0x1 31 …S_CNTL__DISABLE_PASID__SHIFT 0x2 32 …S_CNTL__CREDITS_ATS_RPB__SHIFT 0x8 33 …_CNTL__DEBUG_ECO__SHIFT 0x10 34 …_CNTL__TRANS_EXE_RETURN__SHIFT 0x16 35 …DISABLE_ATC_MASK 0x00000001L 36 …DISABLE_PRI_MASK 0x00000002L 37 …DISABLE_PASID_MASK 0x00000004L 38 …CREDITS_ATS_RPB_MASK 0x00003F00L [all …]
|
/openbmc/linux/drivers/gpu/drm/panel/ |
H A D | panel-feixin-k101-im2ba02.c | 42 /* Switch to page 0 */ 43 { .data = { 0xE0, 0x00 } }, 46 { .data = { 0xE1, 0x93} }, 47 { .data = { 0xE2, 0x65 } }, 48 { .data = { 0xE3, 0xF8 } }, 50 /* Lane number, 0x02 - 3 lanes, 0x03 - 4 lanes */ 51 { .data = { 0x80, 0x03 } }, 54 { .data = { 0x70, 0x02 } }, 55 { .data = { 0x71, 0x23 } }, 56 { .data = { 0x72, 0x06 } }, [all …]
|
/openbmc/linux/drivers/media/tuners/ |
H A D | qt1010.c | 16 .flags = 0, .buf = ®, .len = 1 }, in qt1010_readreg() 26 return 0; in qt1010_readreg() 34 .flags = 0, .buf = buf, .len = 2 }; in qt1010_writereg() 41 return 0; in qt1010_writereg() 52 { QT1010_WR, 0x01, 0x80 }, in qt1010_set_params() 53 { QT1010_WR, 0x02, 0x3f }, in qt1010_set_params() 54 { QT1010_WR, 0x05, 0xff }, /* 02 c write */ in qt1010_set_params() 55 { QT1010_WR, 0x06, 0x44 }, in qt1010_set_params() 56 { QT1010_WR, 0x07, 0xff }, /* 04 c write */ in qt1010_set_params() 57 { QT1010_WR, 0x08, 0x08 }, in qt1010_set_params() [all …]
|
/openbmc/linux/crypto/ |
H A D | testmgr.h | 33 * @ksize: Length of @key in bytes (0 if no key) 103 * @crypt_error: When @novrfy=0, the expected error from encrypt(). When 194 "\x9C\xE6\x16\xCE\x62\x4A\x11\xE0\x08\x6D\x34\x1E\xBC\xAC\xA0\xA1" 225 "\x9f\x6e\xbd\x4c\x55\x84\x0c\x9b\xcf\x1a\x4b\x51\x1e\x9e\x0c\x06", 246 "\xF8\x3F\x31\x25\x1E\x06\x68\xB4\x27\x84\x81\x38\x01\x57\x96\x41" 257 "\x32\x12\x4E\xF0\x23\x6E\x5D\x1E\x3B\x7E\x28\xFA\xE7\xAA\x04\x0A" 272 "\x47\x1E\x02\x90\xFF\x0A\xF0\x75\x03\x51\xB7\xF8\x78\x86\x4C\xA9" 303 "\xC6\x67\xFF\x1D\x1E\x3C\x1D\xC1\xB5\x5F\x6C\xC0\xB2\x07\x3A\x6D" 326 "\x9A\xB8\x81\xE2\xD0\x07\x35\xAA\x05\x41\xC9\x1E\xAF\xE4\x04\x3B" 327 "\x19\xB8\x73\xA2\xAC\x4B\x1E\x66\x48\xD8\x72\x1F\xAC\xF6\xCB\xBC" [all …]
|
H A D | dh.c | 27 memset(ctx, 0, sizeof(*ctx)); in dh_clear_ctx() 50 return (p_len < 2048) ? -EINVAL : 0; in dh_check_params_length() 52 return (p_len < 1536) ? -EINVAL : 0; in dh_check_params_length() 68 return 0; in dh_set_params() 80 if (crypto_dh_decode_key(buf, len, ¶ms) < 0) in dh_set_secret() 83 if (dh_set_params(ctx, ¶ms) < 0) in dh_set_secret() 90 return 0; in dh_set_secret() 120 if (mpi_cmp_ui(y, 1) < 1 || mpi_cmp(y, ctx->p) >= 0) in dh_is_pubkey_valid() 132 val = mpi_alloc(0); in dh_is_pubkey_valid() 159 if (ret != 0) in dh_is_pubkey_valid() [all …]
|
/openbmc/linux/drivers/infiniband/hw/qib/ |
H A D | qib_6120_regs.h | 35 #define QIB_6120_Revision_OFFS 0x0 36 #define QIB_6120_Revision_R_Simulator_LSB 0x3F 37 #define QIB_6120_Revision_R_Simulator_RMASK 0x1 38 #define QIB_6120_Revision_Reserved_LSB 0x28 39 #define QIB_6120_Revision_Reserved_RMASK 0x7FFFFF 40 #define QIB_6120_Revision_BoardID_LSB 0x20 41 #define QIB_6120_Revision_BoardID_RMASK 0xFF 42 #define QIB_6120_Revision_R_SW_LSB 0x18 43 #define QIB_6120_Revision_R_SW_RMASK 0xFF 44 #define QIB_6120_Revision_R_Arch_LSB 0x10 [all …]
|
/openbmc/phosphor-host-ipmid/scripts/ |
H A D | entity-example.md | 30 # Container Entity Id and Container Entity Instance = (0x13, 0x81) 31 # Contained Entity Id and Contained Entity Instance = (0x0A, 0x1), 32 # (0x0A, 0x3), (0x0A, 0x5), (0x0A, 0x7) 34 0x01: 37 containerEntityId: 0x13 38 containerEntityInstance: 0x81 46 entityId1: 0x0A 47 entityInstance1: 0x1 48 entityId2: 0x0A 49 entityInstance2: 0x3 [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | t2081qds.dts | 104 #size-cells = <0>; 105 reg = <0x54 1>; 106 mux-mask = <0xe0>; 108 t2081mdio0: mdio@0 { 110 #size-cells = <0>; 111 reg = <0>; 114 reg = <0x1>; 120 #size-cells = <0>; 121 reg = <0x20>; 124 reg = <0x2>; [all …]
|
/openbmc/linux/sound/soc/amd/include/ |
H A D | acp_2_2_sh_mask.h | 27 #define ACP_DMA_CNTL_0__DMAChRst_MASK 0x1 28 #define ACP_DMA_CNTL_0__DMAChRst__SHIFT 0x0 29 #define ACP_DMA_CNTL_0__DMAChRun_MASK 0x2 30 #define ACP_DMA_CNTL_0__DMAChRun__SHIFT 0x1 31 #define ACP_DMA_CNTL_0__DMAChIOCEn_MASK 0x4 32 #define ACP_DMA_CNTL_0__DMAChIOCEn__SHIFT 0x2 33 #define ACP_DMA_CNTL_0__Circular_DMA_En_MASK 0x8 34 #define ACP_DMA_CNTL_0__Circular_DMA_En__SHIFT 0x3 35 #define ACP_DMA_CNTL_0__DMAChGracefulRstEn_MASK 0x10 36 #define ACP_DMA_CNTL_0__DMAChGracefulRstEn__SHIFT 0x4 [all …]
|
/openbmc/qemu/target/ppc/translate/ |
H A D | fp-ops.c.inc | 2 GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type) 4 GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT), 5 GEN_HANDLER_E(fctiwu, 0x3F, 0x0E, 0x04, 0, PPC_NONE, PPC2_FP_CVT_ISA206), 6 GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT), 7 GEN_HANDLER_E(fctiwuz, 0x3F, 0x0F, 0x04, 0, PPC_NONE, PPC2_FP_CVT_ISA206), 8 GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT), 9 GEN_HANDLER_E(fcfid, 0x3F, 0x0E, 0x1A, 0x001F0000, PPC_NONE, PPC2_FP_CVT_S64), 10 GEN_HANDLER_E(fcfids, 0x3B, 0x0E, 0x1A, 0, PPC_NONE, PPC2_FP_CVT_ISA206), 11 GEN_HANDLER_E(fcfidu, 0x3F, 0x0E, 0x1E, 0, PPC_NONE, PPC2_FP_CVT_ISA206), 12 GEN_HANDLER_E(fcfidus, 0x3B, 0x0E, 0x1E, 0, PPC_NONE, PPC2_FP_CVT_ISA206), [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
H A D | uvd_5_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_6_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
H A D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/oss/ |
H A D | oss_2_4_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
H A D | oss_3_0_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/gca/ |
H A D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|