Searched refs:CLK_TOP_APLL12_CK_DIV0 (Results 1 – 12 of 12) sorted by relevance
/openbmc/linux/include/dt-bindings/clock/ |
H A D | mt8516-clk.h | 196 #define CLK_TOP_APLL12_CK_DIV0 164 macro
|
H A D | mediatek,mt8365-clk.h | 122 #define CLK_TOP_APLL12_CK_DIV0 112 macro
|
H A D | mt8186-clk.h | 150 #define CLK_TOP_APLL12_CK_DIV0 131 macro
|
H A D | mediatek,mt8188-clk.h | 190 #define CLK_TOP_APLL12_CK_DIV0 179 macro
|
/openbmc/linux/Documentation/devicetree/bindings/sound/ |
H A D | mt8186-afe-pcm.yaml | 141 <&topckgen 131>, //CLK_TOP_APLL12_CK_DIV0
|
H A D | mediatek,mt8188-afe.yaml | 196 <&topckgen 186>, //CLK_TOP_APLL12_CK_DIV0
|
/openbmc/linux/drivers/clk/mediatek/ |
H A D | clk-mt8186-topckgen.c | 672 DIV_GATE(CLK_TOP_APLL12_CK_DIV0, "apll12_div0", "apll_i2s0_mck_sel",
|
H A D | clk-mt8516.c | 479 DIV_ADJ(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "aud_i2s0_m_sel",
|
H A D | clk-mt8167.c | 668 DIV_ADJ(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "aud_i2s0_m_sel",
|
H A D | clk-mt8188-topckgen.c | 1181 DIV_GATE(CLK_TOP_APLL12_CK_DIV0, "apll12_div0", "top_i2si1", 0x0320, 0, 0x0328, 8, 0),
|
H A D | clk-mt8365.c | 553 DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "apll_i2s0_sel",
|
/openbmc/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt8186.dtsi | 1491 <&topckgen CLK_TOP_APLL12_CK_DIV0>,
|