/openbmc/linux/Documentation/devicetree/bindings/usb/ |
H A D | usb-xhci.yaml | 38 reg = <0xf0930000 0x8c8>; 39 interrupts = <0x0 0x4e 0x0>;
|
H A D | generic-xhci.yaml | 63 reg = <0xf0931000 0x8c8>; 64 interrupts = <0x0 0x4e 0x0>;
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | am335x-base0033.dts | 21 pinctrl-0 = <&nxp_hdmi_pins>; 28 pinctrl-0 = <&leds_base_pins>; 40 gpios = <&gpio2 0 GPIO_ACTIVE_HIGH>; /* gpio2_0 */ 49 AM33XX_IOPAD(0x9b0, PIN_OUTPUT | MUX_MODE3) /* xdma_event_intr0.clkout1 */ 50 AM33XX_IOPAD(0x8a0, PIN_OUTPUT | MUX_MODE0) /* lcd_data0 */ 51 AM33XX_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE0) /* lcd_data1 */ 52 AM33XX_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE0) /* lcd_data2 */ 53 AM33XX_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE0) /* lcd_data3 */ 54 AM33XX_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE0) /* lcd_data4 */ 55 AM33XX_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE0) /* lcd_data5 */ [all …]
|
H A D | am335x-evmsk.dts | 30 cpu@0 { 37 reg = <0x80000000 0x10000000>; /* 256 MB */ 40 vbat: fixedregulator@0 { 56 pinctrl-0 = <&wl12xx_gpio>; 61 gpio = <&gpio1 29 0>; 79 pinctrl-0 = <&user_leds_s0>; 110 gpio_buttons: gpio_buttons@0 { 115 linux,code = <0x100>; 121 linux,code = <0x101>; 127 linux,code = <0x102>; [all …]
|
H A D | am335x-shc.dts | 23 cpu@0 { 61 pinctrl-0 = <&user_leds_s0>; 105 reg = <0x80000000 0x20000000>; /* 512 MB */ 126 pinctrl-0 = <&davinci_mdio_default>; 130 ethernetphy0: ethernet-phy@0 { 131 reg = <0>; 141 pinctrl-0 = <&ehrpwm1_pins>; 180 pinctrl-0 = <&i2c0_pins>; 185 reg = <0x24>; 191 reg = <0x50>; [all …]
|
H A D | am335x-pdu001.dts | 28 cpu@0 { 35 reg = <0x80000000 0x10000000>; /* 256 MB */ 38 vbat: fixedregulator@0 { 56 pinctrl-0 = <&lcd_pins_s0>; 59 ac-bias-intrpt = <0>; 62 fdd = <0x80>; 63 sync-edge = <0>; 65 raster-order = <0>; 66 fifo-th = <0>; 80 hsync-active = <0>; [all …]
|
H A D | imx6dl-pinfunc.h | 17 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 20 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 21 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 22 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 23 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 24 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 25 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 26 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | am43x-epos-evm.dts | 40 vbat: fixedregulator@0 { 62 hsync-active = <0>; 63 vsync-active = <0>; 75 matrix_keypad: matrix_keypad@0 { 90 linux,keymap = <0x00000201 /* P1 */ 91 0x01000204 /* P4 */ 92 0x02000207 /* P7 */ 93 0x0300020a /* NUMERIC_STAR */ 94 0x00010202 /* P2 */ 95 0x01010205 /* P5 */ [all …]
|
/openbmc/linux/include/dt-bindings/pinctrl/ |
H A D | am33xx.h | 18 #define SLEWCTRL_FAST 0 30 #define PIN_OUTPUT_PULLDOWN 0 43 #define AM335X_PIN_OFFSET_MIN 0x0800U 45 #define AM335X_PIN_GPMC_AD0 0x800 46 #define AM335X_PIN_GPMC_AD1 0x804 47 #define AM335X_PIN_GPMC_AD2 0x808 48 #define AM335X_PIN_GPMC_AD3 0x80c 49 #define AM335X_PIN_GPMC_AD4 0x810 50 #define AM335X_PIN_GPMC_AD5 0x814 51 #define AM335X_PIN_GPMC_AD6 0x818 [all …]
|
/openbmc/linux/drivers/crypto/intel/qat/qat_common/ |
H A D | icp_qat_hal.h | 8 MISC_CONTROL = 0xA04, 9 ICP_RESET = 0xA0c, 10 ICP_GLOBAL_CLK_ENABLE = 0xA50 14 MISC_CONTROL_C4XXX = 0xAA0, 15 ICP_RESET_CPP0 = 0x938, 16 ICP_RESET_CPP1 = 0x93c, 17 ICP_GLOBAL_CLK_ENABLE_CPP0 = 0x964, 18 ICP_GLOBAL_CLK_ENABLE_CPP1 = 0x968 22 USTORE_ADDRESS = 0x000, 23 USTORE_DATA_LOWER = 0x004, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtw88/ |
H A D | rtw8822b.h | 13 u8 res4[4]; /* 0xd0 */ 15 u8 res5[0x1e]; 17 u8 serial[0x0b]; /* 0xf5 */ 18 u8 vid; /* 0x100 */ 22 u8 mac_addr[ETH_ALEN]; /* 0x107 */ 24 u8 vendor_name[0x07]; 26 u8 device_name[0x14]; 27 u8 res11[0xcf]; 28 u8 package_type; /* 0x1fb */ 29 u8 res12[0x4]; [all …]
|
H A D | rtw8821c.h | 13 u8 res4[4]; /* 0xd0 */ 15 u8 res5[0x1e]; 17 u8 serial[0x0b]; /* 0xf5 */ 18 u8 vid; /* 0x100 */ 22 u8 mac_addr[ETH_ALEN]; /* 0x107 */ 24 u8 vendor_name[0x07]; 26 u8 device_name[0x14]; 27 u8 res11[0xcf]; 28 u8 package_type; /* 0x1fb */ 29 u8 res12[0x4]; [all …]
|
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | btcd.h | 29 #define GENERAL_PWRMGT 0x63c 30 # define GLOBAL_PWRMGT_EN (1 << 0) 47 #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c 48 # define CURRENT_PROFILE_INDEX_MASK (0xf << 4) 51 #define CG_BIF_REQ_AND_RSP 0x7f4 52 #define CG_CLIENT_REQ(x) ((x) << 0) 53 #define CG_CLIENT_REQ_MASK (0xff << 0) 54 #define CG_CLIENT_REQ_SHIFT 0 56 #define CG_CLIENT_RESP_MASK (0xff << 8) 59 #define CLIENT_CG_REQ_MASK (0xff << 16) [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/omap/ |
H A D | am437x-sbc-t43.dts | 21 AM4372_IOPAD(0x900, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_clk.mmc0_clk */ 22 AM4372_IOPAD(0x904, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_cmd.mmc0_cmd */ 23 AM4372_IOPAD(0x8f0, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat0.mmc0_dat0 */ 24 AM4372_IOPAD(0x8f4, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat1.mmc0_dat1 */ 25 AM4372_IOPAD(0x8f8, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat2.mmc0_dat2 */ 26 AM4372_IOPAD(0x8fc, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat3.mmc0_dat3 */ 27 AM4372_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */ 28 AM4372_IOPAD(0x964, PIN_INPUT | MUX_MODE7) /* ecap0_in_pwm0_out.gpio0_7 */ 34 AM4372_IOPAD(0x9b0, PIN_OUTPUT_PULLUP | MUX_MODE2) /* cam0 hd -> DSS DATA 23 */ 35 AM4372_IOPAD(0x9b4, PIN_OUTPUT_PULLUP | MUX_MODE2) [all …]
|
H A D | am335x-guardian.dts | 22 cpu@0 { 29 reg = <0x80000000 0x10000000>; /* 256 MB */ 34 pinctrl-0 = <&guardian_button_pins>; 54 pinctrl-0 = <&guardian_led_pins>; 73 pinctrl-0 = <&lcd_pins_default &lcd_disen_pins>; 87 hsync-active = <0>; 88 vsync-active = <0>; 93 ac-bias-intrpt = <0>; 97 fdd = <0x80>; 98 sync-edge = <0>; [all …]
|
/openbmc/linux/drivers/net/dsa/ |
H A D | rzn1_a5psw.h | 18 #define A5PSW_REVISION 0x0 19 #define A5PSW_PORT_OFFSET(port) (0x400 * (port)) 21 #define A5PSW_PORT_ENA 0x8 26 #define A5PSW_UCAST_DEF_MASK 0xC 28 #define A5PSW_VLAN_VERIFY 0x10 29 #define A5PSW_VLAN_VERI_SHIFT 0 32 #define A5PSW_BCAST_DEF_MASK 0x14 33 #define A5PSW_MCAST_DEF_MASK 0x18 35 #define A5PSW_INPUT_LEARN 0x1C 39 #define A5PSW_MGMT_CFG 0x20 [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-hi6220/ |
H A D | hi6220_regs_alwayson.h | 10 #define ALWAYSON_CTRL_BASE 0xF7800000 13 u32 ctrl0; /*0x0*/ 19 u32 stat0; /*0x10*/ 26 u32 secondary_int_en0; /*0x44*/ 32 u32 mcu_wkup_int_en6; /*0x54*/ 38 u32 mcu_wkup_int_en5; /*0x64*/ 44 u32 mcu_wkup_int_en4; /*0x94*/ 50 u32 mcu_wkup_int_en0; /*0xa8*/ 54 u32 mcu_wkup_int_en1; /*0xb4*/ 60 u32 int_statr; /*0xc4*/ [all …]
|
/openbmc/linux/arch/arm/mach-tegra/ |
H A D | sleep-tegra20.S | 23 #define EMC_CFG 0xc 24 #define EMC_ADR_CFG 0x10 25 #define EMC_NOP 0xdc 26 #define EMC_SELF_REF 0xe0 27 #define EMC_REQ_CTRL 0x2b0 28 #define EMC_EMC_STATUS 0x2b4 30 #define CLK_RESET_CCLK_BURST 0x20 31 #define CLK_RESET_CCLK_DIVIDER 0x24 32 #define CLK_RESET_SCLK_BURST 0x28 33 #define CLK_RESET_SCLK_DIVIDER 0x2c [all …]
|
/openbmc/linux/drivers/pci/controller/dwc/ |
H A D | pcie-fu740.c | 41 #define SIFIVE_DEVICESRESETREG 0x28 43 #define PCIEX8MGMT_PERST_N 0x0 44 #define PCIEX8MGMT_APP_LTSSM_ENABLE 0x10 45 #define PCIEX8MGMT_APP_HOLD_PHY_RST 0x18 46 #define PCIEX8MGMT_DEVICE_TYPE 0x708 47 #define PCIEX8MGMT_PHY0_CR_PARA_ADDR 0x860 48 #define PCIEX8MGMT_PHY0_CR_PARA_RD_EN 0x870 49 #define PCIEX8MGMT_PHY0_CR_PARA_RD_DATA 0x878 50 #define PCIEX8MGMT_PHY0_CR_PARA_SEL 0x880 51 #define PCIEX8MGMT_PHY0_CR_PARA_WR_DATA 0x888 [all …]
|
/openbmc/linux/drivers/media/pci/cx18/ |
H A D | cx18-av-core.h | 32 CX18_AV_SVIDEO_LUMA1 = 0x10, 33 CX18_AV_SVIDEO_LUMA2 = 0x20, 34 CX18_AV_SVIDEO_LUMA3 = 0x30, 35 CX18_AV_SVIDEO_LUMA4 = 0x40, 36 CX18_AV_SVIDEO_LUMA5 = 0x50, 37 CX18_AV_SVIDEO_LUMA6 = 0x60, 38 CX18_AV_SVIDEO_LUMA7 = 0x70, 39 CX18_AV_SVIDEO_LUMA8 = 0x80, 40 CX18_AV_SVIDEO_CHROMA4 = 0x400, 41 CX18_AV_SVIDEO_CHROMA5 = 0x500, [all …]
|
/openbmc/linux/drivers/clk/renesas/ |
H A D | rcar-gen4-cpg.c | 31 #define CPG_PLLECR 0x0820 /* PLL Enable Control Register */ 36 #define CPG_PLL1CR0 0x830 /* PLLn Control Registers */ 37 #define CPG_PLL1CR1 0x8b0 38 #define CPG_PLL2CR0 0x834 39 #define CPG_PLL2CR1 0x8b8 40 #define CPG_PLL3CR0 0x83c 41 #define CPG_PLL3CR1 0x8c0 42 #define CPG_PLL4CR0 0x844 43 #define CPG_PLL4CR1 0x8c8 44 #define CPG_PLL6CR0 0x84c [all …]
|
/openbmc/linux/arch/arm64/boot/dts/broadcom/bcmbca/ |
H A D | bcm4908.dtsi | 26 #size-cells = <0>; 28 cpu0: cpu@0 { 31 reg = <0x0>; 33 cpu-release-addr = <0x0 0xfff8>; 40 reg = <0x1>; 42 cpu-release-addr = <0x0 0xfff8>; 49 reg = <0x2>; 51 cpu-release-addr = <0x0 0xfff8>; 58 reg = <0x3>; 60 cpu-release-addr = <0x0 0xfff8>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
/openbmc/linux/drivers/crypto/marvell/cesa/ |
H A D | cesa.h | 11 #define CESA_ENGINE_OFF(i) (((i) * 0x2000)) 13 #define CESA_TDMA_BYTE_CNT 0x800 14 #define CESA_TDMA_SRC_ADDR 0x810 15 #define CESA_TDMA_DST_ADDR 0x820 16 #define CESA_TDMA_NEXT_ADDR 0x830 18 #define CESA_TDMA_CONTROL 0x840 19 #define CESA_TDMA_DST_BURST GENMASK(2, 0) 33 #define CESA_TDMA_CUR 0x870 34 #define CESA_TDMA_ERROR_CAUSE 0x8c8 35 #define CESA_TDMA_ERROR_MSK 0x8cc [all …]
|