/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | qru1000.dtsi | 13 reg = <0x0 0xa0000000 0x0 0x6400000>; 18 reg = <0x0 0xaea00000 0x0 0x6400000>; 23 reg = <0x0 0xb4e00000 0x0 0x3200000>;
|
H A D | qdu1000.dtsi | 24 #size-cells = <0>; 26 CPU0: cpu@0 { 29 reg = <0x0 0x0>; 30 clocks = <&cpufreq_hw 0>; 34 qcom,freq-domains = <&cpufreq_hw 0>; 52 reg = <0x0 0x100>; 53 clocks = <&cpufreq_hw 0>; 57 qcom,freq-domains = <&cpufreq_hw 0>; 70 reg = <0x0 0x200>; 71 clocks = <&cpufreq_hw 0>; [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/ata/ |
H A D | ahci-fsl-qoriq.txt | 17 reg = <0x0 0x3200000 0x0 0x10000>;
|
/openbmc/linux/Documentation/devicetree/bindings/sound/ |
H A D | qcom,lpass-rx-macro.yaml | 28 const: 0 120 reg = <0x3200000 0x1000>; 122 #clock-cells = <0>; 123 clocks = <&audiocc 0>,
|
/openbmc/linux/arch/arm/boot/dts/marvell/ |
H A D | armada-385-linksys-cobra.dts | 18 wan_amber@0 { 20 reg = <0x0>; 25 reg = <0x1>; 30 reg = <0x2>; 35 reg = <0x3>; 40 reg = <0x5>; 45 reg = <0x6>; 50 reg = <0x7>; 55 reg = <0x8>; 60 reg = <0x9>; [all …]
|
H A D | armada-385-linksys-caiman.dts | 18 wan_amber@0 { 20 reg = <0x0>; 25 reg = <0x1>; 30 reg = <0x2>; 35 reg = <0x3>; 40 reg = <0x5>; 45 reg = <0x6>; 50 reg = <0x7>; 55 reg = <0x8>; 60 reg = <0x9>; [all …]
|
H A D | armada-385-linksys-shelby.dts | 18 wan_amber@0 { 20 reg = <0x0>; 25 reg = <0x1>; 30 reg = <0x2>; 35 reg = <0x3>; 40 reg = <0x5>; 45 reg = <0x6>; 50 reg = <0x7>; 55 reg = <0x8>; 60 reg = <0x9>; [all …]
|
H A D | armada-xp-linksys-mamba.dts | 6 * remaps internal registers at 0xf1000000. Therefore, if earlyprintk 34 memory@0 { 36 reg = <0x00000000 0x00000000 0x00000000 0x10000000>; /* 256MB */ 40 ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000 41 MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000 42 MBUS_ID(0x09, 0x09) 0 0 0xf1100000 0x10000 43 MBUS_ID(0x09, 0x05) 0 0 0xf1110000 0x10000 44 MBUS_ID(0x0c, 0x04) 0 0 0xf1200000 0x100000>; 64 pinctrl-0 = <&ge0_rgmii_pins>; 69 bm,pool-long = <0>; [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | fsl-ls1012a.dtsi | 14 #clock-cells = <0>; 23 reg = <0x0 0x1401000 0 0x1000>, /* GICD */ 24 <0x0 0x1402000 0 0x2000>, /* GICC */ 25 <0x0 0x1404000 0 0x2000>, /* GICH */ 26 <0x0 0x1406000 0 0x2000>; /* GICV */ 27 interrupts = <1 9 0xf08>; 38 reg = <0x0 0x1ee1000 0x0 0x1000>; 46 #size-cells = <0>; 47 reg = <0x0 0x2100000 0x0 0x10000>; 48 interrupts = <0 64 0x4>; [all …]
|
H A D | fsl-lx2160a.dtsi | 17 reg = <0x00000000 0x80000000 0 0x80000000>; 23 #clock-cells = <0>; 30 reg = <0 0x1300000 0 0xa0000>; 37 reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 38 <0x0 0x06200000 0 0x100000>; /* GICR */ 41 interrupts = <1 9 0x4>; 46 interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */ 47 <1 14 0x8>, /* Physical NS PPI, active-low */ 48 <1 11 0x8>, /* Virtual PPI, active-low */ 49 <1 10 0x8>; /* Hypervisor PPI, active-low */ [all …]
|
H A D | fsl-ls1088a.dtsi | 16 reg = <0x00000000 0x80000000 0 0x80000000>; 22 reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 23 <0x0 0x06100000 0 0x100000>; /* GICR (RD_base + SGI_base) */ 26 interrupts = <1 9 0x4>; 31 interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */ 32 <1 14 0x8>, /* Physical Non-Secure PPI, active-low */ 33 <1 11 0x8>, /* Virtual PPI, active-low */ 34 <1 10 0x8>; /* Hypervisor PPI, active-low */ 40 reg = <0x0 0x21c0500 0x0 0x100>; 41 clock-frequency = <0>; /* Updated by bootloader */ [all …]
|
H A D | fsl-ls2080a.dtsi | 16 reg = <0x00000000 0x80000000 0 0x80000000>; 22 reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 23 <0x0 0x06100000 0 0x100000>; /* GICR (RD_base + SGI_base) */ 26 interrupts = <1 9 0x4>; 31 interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */ 32 <1 14 0x8>, /* Physical Non-Secure PPI, active-low */ 33 <1 11 0x8>, /* Virtual PPI, active-low */ 34 <1 10 0x8>; /* Hypervisor PPI, active-low */ 40 reg = <0x0 0x21c0500 0x0 0x100>; 41 clock-frequency = <0>; /* Updated by bootloader */ [all …]
|
H A D | fsl-ls1046a.dtsi | 18 #clock-cells = <0>; 27 reg = <0x0 0x1410000 0 0x10000>, /* GICD */ 28 <0x0 0x1420000 0 0x10000>, /* GICC */ 29 <0x0 0x1440000 0 0x20000>, /* GICH */ 30 <0x0 0x1460000 0 0x20000>; /* GICV */ 31 interrupts = <1 9 0xf08>; 42 reg = <0x0 0x1ee1000 0x0 0x1000>; 50 #size-cells = <0>; 51 reg = <0x0 0x2100000 0x0 0x10000>; 52 interrupts = <0 64 0x4>; [all …]
|
H A D | fsl-ls1043a.dtsi | 18 #clock-cells = <0>; 27 reg = <0x0 0x1401000 0 0x1000>, /* GICD */ 28 <0x0 0x1402000 0 0x2000>, /* GICC */ 29 <0x0 0x1404000 0 0x2000>, /* GICH */ 30 <0x0 0x1406000 0 0x2000>; /* GICV */ 31 interrupts = <1 9 0xf08>; 42 reg = <0x0 0x1ee1000 0x0 0x1000>; 50 #size-cells = <0>; 51 reg = <0x0 0x2100000 0x0 0x10000>; 52 interrupts = <0 64 0x4>; [all …]
|
H A D | ls1021a.dtsi | 27 #size-cells = <0>; 32 reg = <0xf00>; 39 reg = <0xf01>; 70 reg = <0x1401000 0x1000>, 71 <0x1402000 0x1000>, 72 <0x1404000 0x2000>, 73 <0x1406000 0x2000>; 80 reg = <0x1530000 0x10000>; 86 reg = <0x1ee0000 0x10000>; 92 reg = <0x1560000 0x10000>; [all …]
|
/openbmc/linux/arch/arm/boot/dts/qcom/ |
H A D | qcom-sdx65-mtp.dts | 16 qcom,board-id = <0x2010008 0x302>; 33 reg = <0x8c400000 0x3200000>; 38 reg = <0x8fced000 0x10000>; 43 reg = <0x90800000 0x10000000>; 68 regulators-0 { 254 pinctrl-0 = <&pcie_ep_clkreq_default 279 nand@0 { 280 reg = <0>; 286 secure-regions = /bits/ 64 <0x500000 0x500000 287 0xa00000 0xb00000>;
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | fsl-ls1012a.dtsi | 32 #size-cells = <0>; 34 cpu0: cpu@0 { 37 reg = <0x0>; 38 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 54 arm,psci-suspend-param = <0x0>; 63 #clock-cells = <0>; 70 #clock-cells = <0>; 85 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>; 92 reg = <0x0 0x1401000 0 0x1000>, /* GICD */ 93 <0x0 0x1402000 0 0x2000>, /* GICC */ [all …]
|
H A D | fsl-ls1046a.dtsi | 38 #size-cells = <0>; 40 cpu0: cpu@0 { 43 reg = <0x0>; 44 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 53 reg = <0x1>; 54 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 63 reg = <0x2>; 64 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 73 reg = <0x3>; 74 clocks = <&clockgen QORIQ_CLK_CMUX 0>; [all …]
|
H A D | fsl-ls1043a.dtsi | 37 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x0>; 49 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 58 reg = <0x1>; 59 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 68 reg = <0x2>; 69 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 78 reg = <0x3>; 79 clocks = <&clockgen QORIQ_CLK_CMUX 0>; [all …]
|
H A D | fsl-ls1088a.dtsi | 27 #size-cells = <0>; 30 cpu0: cpu@0 { 33 reg = <0x0>; 34 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 42 reg = <0x1>; 43 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 51 reg = <0x2>; 52 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 60 reg = <0x3>; 61 clocks = <&clockgen QORIQ_CLK_CMUX 0>; [all …]
|
H A D | fsl-ls208xa.dtsi | 33 #size-cells = <0>; 38 reg = <0x00000000 0x80000000 0 0x80000000>; 44 #clock-cells = <0>; 51 reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */ 52 <0x0 0x06100000 0 0x100000>, /* GICR (RD_base + SGI_base) */ 53 <0x0 0x0c0c0000 0 0x2000>, /* GICC */ 54 <0x0 0x0c0d0000 0 0x1000>, /* GICH */ 55 <0x0 0x0c0e0000 0 0x20000>; /* GICV */ 61 interrupts = <1 9 0x4>; 66 reg = <0x0 0x6020000 0 0x20000>; [all …]
|
H A D | fsl-ls1028a.dtsi | 23 #size-cells = <0>; 25 cpu0: cpu@0 { 28 reg = <0x0>; 30 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 31 i-cache-size = <0xc000>; 34 d-cache-size = <0x8000>; 45 reg = <0x1>; 47 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 48 i-cache-size = <0xc000>; 51 d-cache-size = <0x8000>; [all …]
|
/openbmc/qemu/tests/qemu-iotests/ |
H A D | 179.out | 11 2 MiB (0x200000) bytes not allocated at offset 0 bytes (0x0) 12 2 MiB (0x200000) bytes allocated at offset 2 MiB (0x200000) 13 2 MiB (0x200000) bytes not allocated at offset 4 MiB (0x400000) 14 2 MiB (0x200000) bytes allocated at offset 6 MiB (0x600000) 15 56 MiB (0x3800000) bytes not allocated at offset 8 MiB (0x800000) 16 [{ "start": 0, "length": 2097152, "depth": 0, "present": false, "zero": true, "data": false, "compr… 17 { "start": 2097152, "length": 2097152, "depth": 0, "present": true, "zero": true, "data": false, "c… 18 { "start": 4194304, "length": 2097152, "depth": 0, "present": false, "zero": true, "data": false, "… 19 { "start": 6291456, "length": 2097152, "depth": 0, "present": true, "zero": true, "data": false, "c… 20 { "start": 8388608, "length": 58720256, "depth": 0, "present": false, "zero": true, "data": false, … [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/ls/ |
H A D | ls1021a.dtsi | 31 #size-cells = <0>; 36 reg = <0xf00>; 37 clocks = <&clockgen 1 0>; 44 reg = <0xf01>; 45 clocks = <&clockgen 1 0>; 50 memory@0 { 52 reg = <0x0 0x0 0x0 0x0>; 57 #clock-cells = <0>; 80 offset = <0xb0>; 81 mask = <0x02>; [all …]
|
/openbmc/linux/drivers/net/ethernet/qlogic/qlcnic/ |
H A D | qlcnic_hw.c | 15 #define OCM_WIN_P3P(addr) (addr & 0xffc0000) 19 #define CRB_BLK(off) ((off >> 20) & 0x3f) 20 #define CRB_SUBBLK(off) ((off >> 16) & 0xf) 21 #define CRB_WINDOW_2M (0x130060) 22 #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000)) 23 #define CRB_INDIRECT_2M (0x1e0000UL) 52 {{{0, 0, 0, 0} } }, /* 0: PCI */ 53 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */ 54 {1, 0x0110000, 0x0120000, 0x130000}, 55 {1, 0x0120000, 0x0122000, 0x124000}, [all …]
|