/openbmc/u-boot/arch/arm/dts/ |
H A D | rk3399-sdram-ddr3-1866.dtsi | 8 0x1 9 0xa 10 0x3 11 0x2 12 0x1 13 0x0 14 0xf 15 0xf 17 0x80181219 18 0x17050a03 [all …]
|
H A D | rk3399-sdram-ddr3-1333.dtsi | 8 0x1 9 0xa 10 0x3 11 0x2 12 0x1 13 0x0 14 0xf 15 0xf 17 0x80120e12 18 0x11030802 [all …]
|
H A D | rk3399-sdram-ddr3-1600.dtsi | 8 0x1 9 0xa 10 0x3 11 0x2 12 0x1 13 0x0 14 0xf 15 0xf 17 0x80151015 18 0x14040902 [all …]
|
/openbmc/u-boot/board/freescale/mx35pdk/ |
H A D | mx35pdk.h | 13 #define DBG_CSCR_U_CONFIG 0x0000D843 14 #define DBG_CSCR_L_CONFIG 0x22252521 15 #define DBG_CSCR_A_CONFIG 0x22220A00 17 #define CCM_CCMR_CONFIG 0x003F4208 18 #define CCM_PDR0_CONFIG 0x00801000 21 #define ESDCTL_0x92220000 0x92220000 22 #define ESDCTL_0xA2220000 0xA2220000 23 #define ESDCTL_0xB2220000 0xB2220000 24 #define ESDCTL_0x82228080 0x82228080 26 #define ESDCTL_PRECHARGE 0x00000400 [all …]
|
/openbmc/u-boot/board/freescale/mx31pdk/ |
H A D | lowlevel_init.S | 14 mcr p15, 0, r0, c15, c2, 4 19 wait_timer 0x40000 31 write32 IOMUXC_SW_PAD_CTL_SDCKE1_SDCLK_SDCLK_B, 0 32 write32 IOMUXC_SW_PAD_CTL_CAS_SDWE_SDCKE0, 0 33 write32 IOMUXC_SW_PAD_CTL_BCLK_RW_RAS, 0 34 write32 IOMUXC_SW_PAD_CTL_CS2_CS3_CS4, 0x1000 35 write32 IOMUXC_SW_PAD_CTL_DQM3_EB0_EB1, 0 36 write32 IOMUXC_SW_PAD_CTL_DQM0_DQM1_DQM2, 0 37 write32 IOMUXC_SW_PAD_CTL_SD29_SD30_SD31, 0 38 write32 IOMUXC_SW_PAD_CTL_SD26_SD27_SD28, 0 [all …]
|
/openbmc/linux/drivers/soc/atmel/ |
H A D | soc.h | 36 #define AT91RM9200_CIDR_MATCH 0x09290780 38 #define AT91SAM9260_CIDR_MATCH 0x019803a0 39 #define AT91SAM9261_CIDR_MATCH 0x019703a0 40 #define AT91SAM9263_CIDR_MATCH 0x019607a0 41 #define AT91SAM9G20_CIDR_MATCH 0x019905a0 42 #define AT91SAM9RL64_CIDR_MATCH 0x019b03a0 43 #define AT91SAM9G45_CIDR_MATCH 0x019b05a0 44 #define AT91SAM9X5_CIDR_MATCH 0x019a05a0 45 #define AT91SAM9N12_CIDR_MATCH 0x019a07a0 46 #define SAM9X60_CIDR_MATCH 0x019b35a0 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/thermal/ |
H A D | qoriq-thermal.yaml | 16 Register (IPBRR0) at offset 0x0BF8. 20 0x01900102 T1040 78 reg = <0xf0000 0x1000>; 79 interrupts = <18 2 0 0>; 80 fsl,tmu-range = <0x000a0000 0x00090026 0x0008004a 0x0001006a>; 81 fsl,tmu-calibration = <0x00000000 0x00000025>, 82 <0x00000001 0x00000028>, 83 <0x00000002 0x0000002d>, 84 <0x00000003 0x00000031>, 85 <0x00000004 0x00000036>, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | rtw8852a_rfk_table.c | 8 RTW89_DECL_RFK_WM(0x12a8, 0x00000001, 0x00000001), 9 RTW89_DECL_RFK_WM(0x12a8, 0x0000000e, 0x00000002), 10 RTW89_DECL_RFK_WM(0x32a8, 0x00000001, 0x00000001), 11 RTW89_DECL_RFK_WM(0x32a8, 0x0000000e, 0x00000002), 12 RTW89_DECL_RFK_WM(0x12bc, 0x000000f0, 0x00000005), 13 RTW89_DECL_RFK_WM(0x12bc, 0x00000f00, 0x00000005), 14 RTW89_DECL_RFK_WM(0x12bc, 0x000f0000, 0x00000005), 15 RTW89_DECL_RFK_WM(0x12bc, 0x0000f000, 0x00000005), 16 RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x00000033), 17 RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x00000033), [all …]
|
/openbmc/linux/sound/soc/codecs/ |
H A D | cs35l41-lib.c | 20 { CS35L41_PWR_CTRL1, 0x00000000 }, 21 { CS35L41_PWR_CTRL2, 0x00000000 }, 22 { CS35L41_PWR_CTRL3, 0x01000010 }, 23 { CS35L41_GPIO_PAD_CONTROL, 0x00000000 }, 24 { CS35L41_GLOBAL_CLK_CTRL, 0x00000003 }, 25 { CS35L41_TST_FS_MON0, 0x00020016 }, 26 { CS35L41_BSTCVRT_COEFF, 0x00002424 }, 27 { CS35L41_BSTCVRT_SLOPE_LBST, 0x00007500 }, 28 { CS35L41_BSTCVRT_PEAK_CUR, 0x0000004A }, 29 { CS35L41_SP_ENABLES, 0x00000000 }, [all …]
|
H A D | cs35l41.c | 39 { 32768, 0x00 }, 40 { 8000, 0x01 }, 41 { 11025, 0x02 }, 42 { 12000, 0x03 }, 43 { 16000, 0x04 }, 44 { 22050, 0x05 }, 45 { 24000, 0x06 }, 46 { 32000, 0x07 }, 47 { 44100, 0x08 }, 48 { 48000, 0x09 }, [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ |
H A D | nvidia,tegra20-emc.yaml | 38 const: 0 41 const: 0 145 "^emc-table@[0-9]+$": 165 const: 0 172 "^emc-table@[0-9]+$": 199 reg = <0x7000f400 0x400>; 200 interrupts = <0 78 4>; 207 #interconnect-cells = <0>; 209 #size-cells = <0>; 213 emc-tables@0 { [all …]
|
/openbmc/u-boot/board/keymile/km_arm/ |
H A D | kwbimage.cfg | 12 DATA 0xFFD10000 0x01112222 # MPP Control 0 Register 13 # bit 3-0: MPPSel0 2, NF_IO[2] 20 # bit 31-28: MPPSel7 0, GPO[7] 22 DATA 0xFFD10004 0x03303300 24 DATA 0xFFD10008 0x00001100 # MPP Control 2 Register 25 # bit 3-0: MPPSel16 0, GPIO[16] 26 # bit 7-4: MPPSel17 0, GPIO[17] 27 # bit 12-8: MPPSel18 1, NF_IO[0] 29 # bit 19-16: MPPSel20 0, GPIO[20] 30 # bit 23-20: MPPSel21 0, GPIO[21] [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/ls/ |
H A D | ls1021a.dtsi | 31 #size-cells = <0>; 36 reg = <0xf00>; 37 clocks = <&clockgen 1 0>; 44 reg = <0xf01>; 45 clocks = <&clockgen 1 0>; 50 memory@0 { 52 reg = <0x0 0x0 0x0 0x0>; 57 #clock-cells = <0>; 80 offset = <0xb0>; 81 mask = <0x02>; [all …]
|
/openbmc/u-boot/arch/arm/mach-at91/include/mach/ |
H A D | sama5d2.h | 15 #define ATMEL_ID_FIQ 0 /* FIQ Interrupt ID */ 21 #define ATMEL_ID_XDMAC0 6 /* DMA Controller 0 */ 44 #define ATMEL_ID_TWIHS0 29 /* Two-wire Interface 0 */ 46 #define ATMEL_ID_SDMMC0 31 /* Secure Data Memory Card Controller 0 */ 48 #define ATMEL_ID_SPI0 33 /* Serial Peripheral Interface 0 */ 50 #define ATMEL_ID_TC0 35 /* Timer Counter 0 (ch.0,1,2) */ 53 #define ATMEL_ID_PWM 38 /* PWMController0 (ch. 0,1,2,3) */ 58 #define ATMEL_ID_SSC0 43 /* Serial Synchronous Controller 0 */ 69 #define ATMEL_ID_I2SC0 54 /* Inter-IC Sound Controller 0 */ 71 #define ATMEL_ID_CAN0_INT0 56 /* MCAN 0 Interrupt0 */ [all …]
|
/openbmc/linux/drivers/ata/ |
H A D | ahci_sunxi.c | 26 module_param(enable_pmp, bool, 0); 30 #define AHCI_BISTAFR 0x00a0 31 #define AHCI_BISTCR 0x00a4 32 #define AHCI_BISTFCTR 0x00a8 33 #define AHCI_BISTSR 0x00ac 34 #define AHCI_BISTDECR 0x00b0 35 #define AHCI_DIAGNR0 0x00b4 36 #define AHCI_DIAGNR1 0x00b8 37 #define AHCI_OOBR 0x00bc 38 #define AHCI_PHYCS0R 0x00c0 [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/ |
H A D | vega10_enum.h | 51 GDS_PERF_SEL_DS_ADDR_CONFL = 0, 184 NO_FORCE_REQUEST = 0x00000000, 185 FORCE_LIGHT_SLEEP_REQUEST = 0x00000001, 186 FORCE_DEEP_SLEEP_REQUEST = 0x00000002, 187 FORCE_SHUT_DOWN_REQUEST = 0x00000003, 195 NO_FORCE_REQ = 0x00000000, 196 FORCE_LIGHT_SLEEP_REQ = 0x00000001, 204 ENABLE_MEM_PWR_CTRL = 0x00000000, 205 DISABLE_MEM_PWR_CTRL = 0x00000001, 213 DYNAMIC_SHUT_DOWN_ENABLE = 0x00000000, [all …]
|
H A D | navi10_enum.h | 51 GDS_PERF_SEL_DS_ADDR_CONFL = 0, 184 GATCL1_TYPE_NORMAL = 0x00000000, 185 GATCL1_TYPE_SHOOTDOWN = 0x00000001, 186 GATCL1_TYPE_BYPASS = 0x00000002, 194 UTCL1_TYPE_NORMAL = 0x00000000, 195 UTCL1_TYPE_SHOOTDOWN = 0x00000001, 196 UTCL1_TYPE_BYPASS = 0x00000002, 204 UTCL1_XNACK_SUCCESS = 0x00000000, 205 UTCL1_XNACK_RETRY = 0x00000001, 206 UTCL1_XNACK_PRT = 0x00000002, [all …]
|
H A D | soc21_enum.h | 55 DSM_DATA_SEL_DISABLE = 0x00000000, 56 DSM_DATA_SEL_0 = 0x00000001, 57 DSM_DATA_SEL_1 = 0x00000002, 58 DSM_DATA_SEL_BOTH = 0x00000003, 66 DSM_ENABLE_ERROR_INJECT_FED_IN = 0x00000000, 67 DSM_ENABLE_ERROR_INJECT_SINGLE = 0x00000001, 68 DSM_ENABLE_ERROR_INJECT_UNCORRECTABLE = 0x00000002, 69 DSM_ENABLE_ERROR_INJECT_UNCORRECTABLE_LIMITED = 0x00000003, 77 DSM_SELECT_INJECT_DELAY_NO_DELAY = 0x00000000, 78 DSM_SELECT_INJECT_DELAY_DELAY_ERROR = 0x00000001, [all …]
|
/openbmc/u-boot/board/theadorable/ |
H A D | theadorable.c | 25 #define MV_USB_PHY_BASE (MVEBU_AXP_USB_BASE + 0x800) 27 (MV_USB_PHY_BASE + ((port) << 12) + ((chan) << 6) + 0x8) 29 #define THEADORABLE_GPP_OUT_ENA_LOW 0x00336780 30 #define THEADORABLE_GPP_OUT_ENA_MID 0x00003cf0 31 #define THEADORABLE_GPP_OUT_ENA_HIGH (~(0x0)) 33 #define THEADORABLE_GPP_OUT_VAL_LOW 0x2c0c983f 34 #define THEADORABLE_GPP_OUT_VAL_MID 0x0007000c 35 #define THEADORABLE_GPP_OUT_VAL_HIGH 0x00000000 43 #define STM_I2C_ADDR 0x27 48 {0x00001400, 0x7301ca28}, /* DDR SDRAM Configuration Register */ [all …]
|
/openbmc/linux/drivers/s390/scsi/ |
H A D | zfcp_fsf.h | 17 #define FSF_QTCB_CURRENT_VERSION 0x00000001 20 #define FSF_QTCB_FCP_CMND 0x00000001 21 #define FSF_QTCB_ABORT_FCP_CMND 0x00000002 22 #define FSF_QTCB_OPEN_PORT_WITH_DID 0x00000005 23 #define FSF_QTCB_OPEN_LUN 0x00000006 24 #define FSF_QTCB_CLOSE_LUN 0x00000007 25 #define FSF_QTCB_CLOSE_PORT 0x00000008 26 #define FSF_QTCB_CLOSE_PHYSICAL_PORT 0x00000009 27 #define FSF_QTCB_SEND_ELS 0x0000000B 28 #define FSF_QTCB_SEND_GENERIC 0x0000000C [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath9k/ |
H A D | ar9462_2p0_initvals.h | 33 {0x00001030, 0x00000268, 0x000004d0}, 34 {0x00001070, 0x0000018c, 0x00000318}, 35 {0x000010b0, 0x00000fd0, 0x00001fa0}, 36 {0x00008014, 0x044c044c, 0x08980898}, 37 {0x0000801c, 0x148ec02b, 0x148ec057}, 38 {0x00008318, 0x000044c0, 0x00008980}, 39 {0x00009e00, 0x0372131c, 0x0372131c}, 40 {0x0000a230, 0x0000400b, 0x00004016}, 41 {0x0000a254, 0x00000898, 0x00001130}, 46 {0x00009810, 0xd00a8005, 0xd00a8005, 0xd00a8011, 0xd00a800d}, [all …]
|
/openbmc/linux/drivers/net/wireless/ath/carl9170/ |
H A D | phy.c | 48 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE_MAX, 0x7f); in carl9170_init_power_cal() 49 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE1, 0x3f3f3f3f); in carl9170_init_power_cal() 50 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE2, 0x3f3f3f3f); in carl9170_init_power_cal() 51 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE3, 0x3f3f3f3f); in carl9170_init_power_cal() 52 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE4, 0x3f3f3f3f); in carl9170_init_power_cal() 53 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE5, 0x3f3f3f3f); in carl9170_init_power_cal() 54 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE6, 0x3f3f3f3f); in carl9170_init_power_cal() 55 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE7, 0x3f3f3f3f); in carl9170_init_power_cal() 56 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE8, 0x3f3f3f3f); in carl9170_init_power_cal() 57 carl9170_regwrite(AR9170_PHY_REG_POWER_TX_RATE9, 0x3f3f3f3f); in carl9170_init_power_cal() [all …]
|
/openbmc/u-boot/arch/arm/mach-uniphier/dram/ |
H A D | umc-pxs2.c | 38 static u32 ddrphy_pgcr2[DRAM_FREQ_NR] = {0x00FC7E5D, 0x00FC90AB}; 39 static u32 ddrphy_ptr0[DRAM_FREQ_NR] = {0x0EA09205, 0x10C0A6C6}; 40 static u32 ddrphy_ptr1[DRAM_FREQ_NR] = {0x0DAC041B, 0x0FA104B1}; 41 static u32 ddrphy_ptr3[DRAM_FREQ_NR] = {0x15171e45, 0x18182357}; 42 static u32 ddrphy_ptr4[DRAM_FREQ_NR] = {0x0e9ad8e9, 0x10b34157}; 43 static u32 ddrphy_dtpr0[DRAM_FREQ_NR] = {0x35a00d88, 0x39e40e88}; 44 static u32 ddrphy_dtpr1[DRAM_FREQ_NR] = {0x2288cc2c, 0x228a04d0}; 45 static u32 ddrphy_dtpr2[DRAM_FREQ_NR] = {0x50005e00, 0x50006a00}; 46 static u32 ddrphy_dtpr3[DRAM_FREQ_NR] = {0x0010cb49, 0x0010ec89}; 47 static u32 ddrphy_mr0[DRAM_FREQ_NR] = {0x00000115, 0x00000125}; [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath5k/ |
H A D | initvals.c | 32 * @ini_mode: 0 to write 1 to read (and clear) 39 AR5K_INI_WRITE = 0, /* Default */ 57 { AR5K_NOQCU_TXDP0, 0 }, 58 { AR5K_NOQCU_TXDP1, 0 }, 59 { AR5K_RXDP, 0 }, 60 { AR5K_CR, 0 }, 61 { AR5K_ISR, 0, AR5K_INI_READ }, 62 { AR5K_IMR, 0 }, 64 { AR5K_BSR, 0, AR5K_INI_READ }, 70 { AR5K_RPGTO, 0 }, [all …]
|
/openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192se/ |
H A D | table.c | 7 0x01c, 0x07000000, 8 0x800, 0x00040000, 9 0x804, 0x00008003, 10 0x808, 0x0000fc00, 11 0x80c, 0x0000000a, 12 0x810, 0x10005088, 13 0x814, 0x020c3d10, 14 0x818, 0x00200185, 15 0x81c, 0x00000000, 16 0x820, 0x01000000, [all …]
|