Home
last modified time | relevance | path

Searched refs:dm_pci_write_config8 (Results 1 – 17 of 17) sorted by relevance

/openbmc/u-boot/arch/x86/cpu/broadwell/
H A Dnorthbridge.c26 dm_pci_write_config8(dev, PAM0, 0x30); in broadwell_northbridge_early_init()
27 dm_pci_write_config8(dev, PAM1, 0x33); in broadwell_northbridge_early_init()
28 dm_pci_write_config8(dev, PAM2, 0x33); in broadwell_northbridge_early_init()
29 dm_pci_write_config8(dev, PAM3, 0x33); in broadwell_northbridge_early_init()
30 dm_pci_write_config8(dev, PAM4, 0x33); in broadwell_northbridge_early_init()
31 dm_pci_write_config8(dev, PAM5, 0x33); in broadwell_northbridge_early_init()
32 dm_pci_write_config8(dev, PAM6, 0x33); in broadwell_northbridge_early_init()
H A Dpch.c46 dm_pci_write_config8(dev, ACPI_CNTL, ACPI_EN); in broadwell_pch_early_init()
48 dm_pci_write_config8(dev, GPIO_CNTL, GPIO_EN); in broadwell_pch_early_init()
210 dm_pci_write_config8(dev, 0xa9, 0x46); in pch_pm_init_magic()
/openbmc/u-boot/arch/x86/cpu/ivybridge/
H A Dlpc.c35 dm_pci_write_config8(pch, ACPI_CNTL, 0x80); in pch_enable_apic()
78 dm_pci_write_config8(pch, SERIRQ_CNTL, value); in pch_enable_serial_irqs()
80 dm_pci_write_config8(pch, SERIRQ_CNTL, value | (1 << 6)); in pch_enable_serial_irqs()
92 dm_pci_write_config8(pch, PIRQA_ROUT, *ptr++); in pch_pirq_init()
93 dm_pci_write_config8(pch, PIRQB_ROUT, *ptr++); in pch_pirq_init()
94 dm_pci_write_config8(pch, PIRQC_ROUT, *ptr++); in pch_pirq_init()
95 dm_pci_write_config8(pch, PIRQD_ROUT, *ptr++); in pch_pirq_init()
97 dm_pci_write_config8(pch, PIRQE_ROUT, *ptr++); in pch_pirq_init()
98 dm_pci_write_config8(pch, PIRQF_ROUT, *ptr++); in pch_pirq_init()
99 dm_pci_write_config8(pch, PIRQG_ROUT, *ptr++); in pch_pirq_init()
[all …]
H A Dnorthbridge.c171 dm_pci_write_config8(dev, PAM0, 0x30); in sandybridge_setup_northbridge_bars()
172 dm_pci_write_config8(dev, PAM1, 0x33); in sandybridge_setup_northbridge_bars()
173 dm_pci_write_config8(dev, PAM2, 0x33); in sandybridge_setup_northbridge_bars()
174 dm_pci_write_config8(dev, PAM3, 0x33); in sandybridge_setup_northbridge_bars()
175 dm_pci_write_config8(dev, PAM4, 0x33); in sandybridge_setup_northbridge_bars()
176 dm_pci_write_config8(dev, PAM5, 0x33); in sandybridge_setup_northbridge_bars()
177 dm_pci_write_config8(dev, PAM6, 0x33); in sandybridge_setup_northbridge_bars()
224 dm_pci_write_config8(dev, 0xf3, reg8); in bd82x6x_northbridge_early_init()
H A Dsata.c108 dm_pci_write_config8(dev, 0x09, 0x80); in bd82x6x_sata_init()
137 dm_pci_write_config8(dev, 0x09, 0x8f); in bd82x6x_sata_init()
/openbmc/u-boot/drivers/pci/
H A Dpci_auto.c160 dm_pci_write_config8(dev, PCI_CACHE_LINE_SIZE, in dm_pciauto_setup_device()
162 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x80); in dm_pciauto_setup_device()
183 dm_pci_write_config8(dev, PCI_PRIMARY_BUS, in dm_pciauto_prescan_setup_bridge()
185 dm_pci_write_config8(dev, PCI_SECONDARY_BUS, sub_bus - ctlr->seq); in dm_pciauto_prescan_setup_bridge()
186 dm_pci_write_config8(dev, PCI_SUBORDINATE_BUS, 0xff); in dm_pciauto_prescan_setup_bridge()
235 dm_pci_write_config8(dev, PCI_IO_BASE, in dm_pciauto_prescan_setup_bridge()
261 dm_pci_write_config8(dev, PCI_SUBORDINATE_BUS, sub_bus - ctlr->seq); in dm_pciauto_postscan_setup_bridge()
265 dm_pci_write_config8(dev, 0x90, 0x20); in dm_pciauto_postscan_setup_bridge()
300 dm_pci_write_config8(dev, PCI_IO_LIMIT, in dm_pciauto_postscan_setup_bridge()
H A Dpci-uclass.c324 int dm_pci_write_config8(struct udevice *dev, int offset, u8 value) in dm_pci_write_config8() function
463 return dm_pci_write_config8(dev, offset, val); in dm_pci_clrset_config8()
/openbmc/u-boot/arch/x86/cpu/intel_common/
H A Dlpc.c26 dm_pci_write_config8(pch, 0xdc, reg8); in enable_spi_prefetch()
96 dm_pci_write_config8(dev, bios_ctrl, bios_cntl); in lpc_set_spi_protect()
/openbmc/u-boot/drivers/pch/
H A Dpch7.c35 dm_pci_write_config8(dev, BIOS_CTRL, bios_cntl); in pch7_set_spi_protect()
/openbmc/u-boot/drivers/sound/
H A Divybridge_sound.c76 dm_pci_write_config8(dev, 0x3c, 0xa); /* unused? */ in bd82x6x_azalia_probe()
/openbmc/u-boot/arch/x86/cpu/
H A Dirq.c114 dm_pci_write_config8(dev->parent, in pirq_assign_irq()
324 dm_pci_write_config8(dev->parent, priv->actl_addr, 0x80); in irq_enable_sci()
/openbmc/u-boot/arch/x86/lib/
H A Dbios_interrupts.c190 dm_pci_write_config8(dev, reg, byte); in int1a_handler()
/openbmc/u-boot/drivers/i2c/
H A Dintel_i2c.c258 dm_pci_write_config8(dev, HOSTC, HST_EN); in intel_i2c_probe()
/openbmc/u-boot/drivers/video/
H A Divybridge_igd.c693 dm_pci_write_config8(video_dev, MSAC, reg8); in sandybridge_setup_graphics()
/openbmc/u-boot/drivers/bios_emulator/
H A Dbios.c282 dm_pci_write_config8(_BE_env.vgaInfo.pcidev,
/openbmc/u-boot/drivers/ata/
H A Dahci.c468 dm_pci_write_config8(dev, 0x41, 0xa1); in ahci_init_one()
/openbmc/u-boot/include/
H A Dpci.h1084 int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);