183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2c609719bSwdenk /*
3c609719bSwdenk * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4c609719bSwdenk * Andreas Heppel <aheppel@sysgo.de>
5c609719bSwdenk *
6c609719bSwdenk * (C) Copyright 2002
7c609719bSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8c609719bSwdenk */
9c609719bSwdenk
10c609719bSwdenk #ifndef _PCI_H
11c609719bSwdenk #define _PCI_H
12c609719bSwdenk
13ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_SIZE 256
14ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_EXP_SIZE 4096
15ed5b580bSMinghuan Lian
16c609719bSwdenk /*
17c609719bSwdenk * Under PCI, each device has 256 bytes of configuration address space,
18c609719bSwdenk * of which the first 64 bytes are standardized as follows:
19c609719bSwdenk */
20dac01fd8SBin Meng #define PCI_STD_HEADER_SIZEOF 64
21c609719bSwdenk #define PCI_VENDOR_ID 0x00 /* 16 bits */
22c609719bSwdenk #define PCI_DEVICE_ID 0x02 /* 16 bits */
23c609719bSwdenk #define PCI_COMMAND 0x04 /* 16 bits */
24c609719bSwdenk #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
25c609719bSwdenk #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
26c609719bSwdenk #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
27c609719bSwdenk #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
28c609719bSwdenk #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
29c609719bSwdenk #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
30c609719bSwdenk #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
31c609719bSwdenk #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
32c609719bSwdenk #define PCI_COMMAND_SERR 0x100 /* Enable SERR */
33c609719bSwdenk #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
34c609719bSwdenk
35c609719bSwdenk #define PCI_STATUS 0x06 /* 16 bits */
36c609719bSwdenk #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
37c609719bSwdenk #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
38c609719bSwdenk #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
39c609719bSwdenk #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
40c609719bSwdenk #define PCI_STATUS_PARITY 0x100 /* Detected parity error */
41c609719bSwdenk #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
42c609719bSwdenk #define PCI_STATUS_DEVSEL_FAST 0x000
43c609719bSwdenk #define PCI_STATUS_DEVSEL_MEDIUM 0x200
44c609719bSwdenk #define PCI_STATUS_DEVSEL_SLOW 0x400
45c609719bSwdenk #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46c609719bSwdenk #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47c609719bSwdenk #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48c609719bSwdenk #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49c609719bSwdenk #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50c609719bSwdenk
51c609719bSwdenk #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
52c609719bSwdenk revision */
53c609719bSwdenk #define PCI_REVISION_ID 0x08 /* Revision ID */
54c609719bSwdenk #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
55c609719bSwdenk #define PCI_CLASS_DEVICE 0x0a /* Device class */
56c609719bSwdenk #define PCI_CLASS_CODE 0x0b /* Device class code */
5755ae10f8SBill Richardson #define PCI_CLASS_CODE_TOO_OLD 0x00
5855ae10f8SBill Richardson #define PCI_CLASS_CODE_STORAGE 0x01
5955ae10f8SBill Richardson #define PCI_CLASS_CODE_NETWORK 0x02
6055ae10f8SBill Richardson #define PCI_CLASS_CODE_DISPLAY 0x03
6155ae10f8SBill Richardson #define PCI_CLASS_CODE_MULTIMEDIA 0x04
6255ae10f8SBill Richardson #define PCI_CLASS_CODE_MEMORY 0x05
6355ae10f8SBill Richardson #define PCI_CLASS_CODE_BRIDGE 0x06
6455ae10f8SBill Richardson #define PCI_CLASS_CODE_COMM 0x07
6555ae10f8SBill Richardson #define PCI_CLASS_CODE_PERIPHERAL 0x08
6655ae10f8SBill Richardson #define PCI_CLASS_CODE_INPUT 0x09
6755ae10f8SBill Richardson #define PCI_CLASS_CODE_DOCKING 0x0A
6855ae10f8SBill Richardson #define PCI_CLASS_CODE_PROCESSOR 0x0B
6955ae10f8SBill Richardson #define PCI_CLASS_CODE_SERIAL 0x0C
7055ae10f8SBill Richardson #define PCI_CLASS_CODE_WIRELESS 0x0D
7155ae10f8SBill Richardson #define PCI_CLASS_CODE_I2O 0x0E
7255ae10f8SBill Richardson #define PCI_CLASS_CODE_SATELLITE 0x0F
7355ae10f8SBill Richardson #define PCI_CLASS_CODE_CRYPTO 0x10
7455ae10f8SBill Richardson #define PCI_CLASS_CODE_DATA 0x11
7555ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */
7655ae10f8SBill Richardson #define PCI_CLASS_CODE_OTHER 0xFF
7755ae10f8SBill Richardson
78c609719bSwdenk #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
7955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
8055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
8155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
8255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
8355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
8455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
8555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
8655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
8755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
8855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
8955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
9055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
9155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
9255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
9355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
9455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
9555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
9655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
9755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
9855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
9955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
10055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
10155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
10255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
10355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
10455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
10555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
10655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
10755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
10855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
10955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
11055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
11155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
11255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
11355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
11455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
11555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
11655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
11755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
11855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
11955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
12055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
12155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
12255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
12355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
12455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
12555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
12655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
12755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
12855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
12955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
13055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
13155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
13255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
13355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
13455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
13555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
13655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
13755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
13855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
13955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
14055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
14155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
14255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
14355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
14455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
14555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
14655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
14755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
14855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
14955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
15055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
15155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
15255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
15355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
15455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
15555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
15655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
15755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
15855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
15955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
16055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
16155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
16255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
16355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
16455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
16555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
16655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
16755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
16855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
16955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
17055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
17155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
17255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
17355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
17455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
17555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
17655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
17755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
17855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
17955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
18055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
181c609719bSwdenk
182c609719bSwdenk #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
183c609719bSwdenk #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
184c609719bSwdenk #define PCI_HEADER_TYPE 0x0e /* 8 bits */
185c609719bSwdenk #define PCI_HEADER_TYPE_NORMAL 0
186c609719bSwdenk #define PCI_HEADER_TYPE_BRIDGE 1
187c609719bSwdenk #define PCI_HEADER_TYPE_CARDBUS 2
188c609719bSwdenk
189c609719bSwdenk #define PCI_BIST 0x0f /* 8 bits */
190c609719bSwdenk #define PCI_BIST_CODE_MASK 0x0f /* Return result */
191c609719bSwdenk #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
192c609719bSwdenk #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
193c609719bSwdenk
194c609719bSwdenk /*
195c609719bSwdenk * Base addresses specify locations in memory or I/O space.
196c609719bSwdenk * Decoded size can be determined by writing a value of
197c609719bSwdenk * 0xffffffff to the register, and reading it back. Only
198c609719bSwdenk * 1 bits are decoded.
199c609719bSwdenk */
200c609719bSwdenk #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
201c609719bSwdenk #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
202c609719bSwdenk #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
203c609719bSwdenk #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
204c609719bSwdenk #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
205c609719bSwdenk #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
206c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
207c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_IO 0x01
208c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
211c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
212c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
213c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
21430e76d5eSKumar Gala #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
21530e76d5eSKumar Gala #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
216c609719bSwdenk /* bit 1 is reserved if address_space = 1 */
217c609719bSwdenk
218c609719bSwdenk /* Header type 0 (normal devices) */
219c609719bSwdenk #define PCI_CARDBUS_CIS 0x28
220c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
221c609719bSwdenk #define PCI_SUBSYSTEM_ID 0x2e
222c609719bSwdenk #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
223c609719bSwdenk #define PCI_ROM_ADDRESS_ENABLE 0x01
22430e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
225c609719bSwdenk
226c609719bSwdenk #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
227c609719bSwdenk
228c609719bSwdenk /* 0x35-0x3b are reserved */
229c609719bSwdenk #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
230c609719bSwdenk #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
231c609719bSwdenk #define PCI_MIN_GNT 0x3e /* 8 bits */
232c609719bSwdenk #define PCI_MAX_LAT 0x3f /* 8 bits */
233c609719bSwdenk
2345f48d798SSimon Glass #define PCI_INTERRUPT_LINE_DISABLE 0xff
2355f48d798SSimon Glass
236c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */
237c609719bSwdenk #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
238c609719bSwdenk #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
239c609719bSwdenk #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
240c609719bSwdenk #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
241c609719bSwdenk #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
242c609719bSwdenk #define PCI_IO_LIMIT 0x1d
243c609719bSwdenk #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
244c609719bSwdenk #define PCI_IO_RANGE_TYPE_16 0x00
245c609719bSwdenk #define PCI_IO_RANGE_TYPE_32 0x01
246c609719bSwdenk #define PCI_IO_RANGE_MASK ~0x0f
247c609719bSwdenk #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
248c609719bSwdenk #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
249c609719bSwdenk #define PCI_MEMORY_LIMIT 0x22
250c609719bSwdenk #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
251c609719bSwdenk #define PCI_MEMORY_RANGE_MASK ~0x0f
252c609719bSwdenk #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
253c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT 0x26
254c609719bSwdenk #define PCI_PREF_RANGE_TYPE_MASK 0x0f
255c609719bSwdenk #define PCI_PREF_RANGE_TYPE_32 0x00
256c609719bSwdenk #define PCI_PREF_RANGE_TYPE_64 0x01
257c609719bSwdenk #define PCI_PREF_RANGE_MASK ~0x0f
258c609719bSwdenk #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
259c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32 0x2c
260c609719bSwdenk #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
261c609719bSwdenk #define PCI_IO_LIMIT_UPPER16 0x32
262c609719bSwdenk /* 0x34 same as for htype 0 */
263c609719bSwdenk /* 0x35-0x3b is reserved */
264c609719bSwdenk #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
265c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */
266c609719bSwdenk #define PCI_BRIDGE_CONTROL 0x3e
267c609719bSwdenk #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
268c609719bSwdenk #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
269c609719bSwdenk #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
270c609719bSwdenk #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
271c609719bSwdenk #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
272c609719bSwdenk #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
273c609719bSwdenk #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
274c609719bSwdenk
275c609719bSwdenk /* Header type 2 (CardBus bridges) */
276c609719bSwdenk #define PCI_CB_CAPABILITY_LIST 0x14
277c609719bSwdenk /* 0x15 reserved */
278c609719bSwdenk #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
279c609719bSwdenk #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
280c609719bSwdenk #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
281c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
282c609719bSwdenk #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
283c609719bSwdenk #define PCI_CB_MEMORY_BASE_0 0x1c
284c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0 0x20
285c609719bSwdenk #define PCI_CB_MEMORY_BASE_1 0x24
286c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1 0x28
287c609719bSwdenk #define PCI_CB_IO_BASE_0 0x2c
288c609719bSwdenk #define PCI_CB_IO_BASE_0_HI 0x2e
289c609719bSwdenk #define PCI_CB_IO_LIMIT_0 0x30
290c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI 0x32
291c609719bSwdenk #define PCI_CB_IO_BASE_1 0x34
292c609719bSwdenk #define PCI_CB_IO_BASE_1_HI 0x36
293c609719bSwdenk #define PCI_CB_IO_LIMIT_1 0x38
294c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI 0x3a
295c609719bSwdenk #define PCI_CB_IO_RANGE_MASK ~0x03
296c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */
297c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL 0x3e
298c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
299c609719bSwdenk #define PCI_CB_BRIDGE_CTL_SERR 0x02
300c609719bSwdenk #define PCI_CB_BRIDGE_CTL_ISA 0x04
301c609719bSwdenk #define PCI_CB_BRIDGE_CTL_VGA 0x08
302c609719bSwdenk #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
303c609719bSwdenk #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
304c609719bSwdenk #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
305c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
306c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
307c609719bSwdenk #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
308c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
309c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID 0x42
310c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
311c609719bSwdenk /* 0x48-0x7f reserved */
312c609719bSwdenk
313c609719bSwdenk /* Capability lists */
314c609719bSwdenk
315c609719bSwdenk #define PCI_CAP_LIST_ID 0 /* Capability ID */
316c609719bSwdenk #define PCI_CAP_ID_PM 0x01 /* Power Management */
317c609719bSwdenk #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
318c609719bSwdenk #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
319c609719bSwdenk #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
320c609719bSwdenk #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
321c609719bSwdenk #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
3225d544f96SBin Meng #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
3235d544f96SBin Meng #define PCI_CAP_ID_HT 0x08 /* HyperTransport */
3245d544f96SBin Meng #define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */
3255d544f96SBin Meng #define PCI_CAP_ID_DBG 0x0A /* Debug port */
3265d544f96SBin Meng #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */
3275d544f96SBin Meng #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */
3285d544f96SBin Meng #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */
3295d544f96SBin Meng #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */
3305d544f96SBin Meng #define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */
3318295b944SKumar Gala #define PCI_CAP_ID_EXP 0x10 /* PCI Express */
3325d544f96SBin Meng #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
3335d544f96SBin Meng #define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */
3345d544f96SBin Meng #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */
3355d544f96SBin Meng #define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */
3365d544f96SBin Meng #define PCI_CAP_ID_MAX PCI_CAP_ID_EA
337c609719bSwdenk #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
338c609719bSwdenk #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
339c609719bSwdenk #define PCI_CAP_SIZEOF 4
340c609719bSwdenk
341c609719bSwdenk /* Power Management Registers */
342c609719bSwdenk
343c609719bSwdenk #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
344c609719bSwdenk #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
345c609719bSwdenk #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
346c609719bSwdenk #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
347c609719bSwdenk #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
348c609719bSwdenk #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
349c609719bSwdenk #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
350c609719bSwdenk #define PCI_PM_CTRL 4 /* PM control and status register */
351c609719bSwdenk #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
352c609719bSwdenk #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
353c609719bSwdenk #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
354c609719bSwdenk #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
355c609719bSwdenk #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
356c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
357c609719bSwdenk #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
358c609719bSwdenk #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
359c609719bSwdenk #define PCI_PM_DATA_REGISTER 7 /* (??) */
360c609719bSwdenk #define PCI_PM_SIZEOF 8
361c609719bSwdenk
362c609719bSwdenk /* AGP registers */
363c609719bSwdenk
364c609719bSwdenk #define PCI_AGP_VERSION 2 /* BCD version number */
365c609719bSwdenk #define PCI_AGP_RFU 3 /* Rest of capability flags */
366c609719bSwdenk #define PCI_AGP_STATUS 4 /* Status register */
367c609719bSwdenk #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
368c609719bSwdenk #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
369c609719bSwdenk #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
370c609719bSwdenk #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
371c609719bSwdenk #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
372c609719bSwdenk #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
373c609719bSwdenk #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
374c609719bSwdenk #define PCI_AGP_COMMAND 8 /* Control register */
375c609719bSwdenk #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
376c609719bSwdenk #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
377c609719bSwdenk #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
378c609719bSwdenk #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
379c609719bSwdenk #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
380c609719bSwdenk #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
381c609719bSwdenk #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
382c609719bSwdenk #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
383c609719bSwdenk #define PCI_AGP_SIZEOF 12
384c609719bSwdenk
385f0e6f57fSMatthew McClintock /* PCI-X registers */
386f0e6f57fSMatthew McClintock
387f0e6f57fSMatthew McClintock #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
388f0e6f57fSMatthew McClintock #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
389f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
390f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
391f0e6f57fSMatthew McClintock #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
392f0e6f57fSMatthew McClintock
393f0e6f57fSMatthew McClintock
394c609719bSwdenk /* Slot Identification */
395c609719bSwdenk
396c609719bSwdenk #define PCI_SID_ESR 2 /* Expansion Slot Register */
397c609719bSwdenk #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
398c609719bSwdenk #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
399c609719bSwdenk #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
400c609719bSwdenk
401c609719bSwdenk /* Message Signalled Interrupts registers */
402c609719bSwdenk
403c609719bSwdenk #define PCI_MSI_FLAGS 2 /* Various flags */
404c609719bSwdenk #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
405c609719bSwdenk #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
406c609719bSwdenk #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
407c609719bSwdenk #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
408c609719bSwdenk #define PCI_MSI_RFU 3 /* Rest of capability flags */
409c609719bSwdenk #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
410c609719bSwdenk #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
411c609719bSwdenk #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
412c609719bSwdenk #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
413c609719bSwdenk
414c609719bSwdenk #define PCI_MAX_PCI_DEVICES 32
415c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS 8
416c609719bSwdenk
417287df01eSZhao Qiang #define PCI_FIND_CAP_TTL 0x48
418287df01eSZhao Qiang #define CAP_START_POS 0x40
419287df01eSZhao Qiang
420ed5b580bSMinghuan Lian /* Extended Capabilities (PCI-X 2.0 and Express) */
421ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
422ed5b580bSMinghuan Lian #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
423ed5b580bSMinghuan Lian #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
424ed5b580bSMinghuan Lian
425ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */
426ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */
427ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */
428ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */
429ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */
430ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */
431ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */
432ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */
433ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */
434ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */
435ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */
436ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */
437ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */
438ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */
439ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */
440ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */
441ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */
442ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */
443ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */
444ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */
445ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */
446ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */
447ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */
448ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */
449ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */
450ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */
451ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */
4525d544f96SBin Meng #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */
4535d544f96SBin Meng #define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */
4545d544f96SBin Meng #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */
4555d544f96SBin Meng #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM
456ed5b580bSMinghuan Lian
457c609719bSwdenk /* Include the ID list */
458c609719bSwdenk
459c609719bSwdenk #include <pci_ids.h>
460c609719bSwdenk
461fa5cec03SPaul Burton #ifndef __ASSEMBLY__
462fa5cec03SPaul Burton
46330e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT
46430e76d5eSKumar Gala typedef u64 pci_addr_t;
46530e76d5eSKumar Gala typedef u64 pci_size_t;
46630e76d5eSKumar Gala #else
46730e76d5eSKumar Gala typedef u32 pci_addr_t;
46830e76d5eSKumar Gala typedef u32 pci_size_t;
46930e76d5eSKumar Gala #endif
47030e76d5eSKumar Gala
471c609719bSwdenk struct pci_region {
47230e76d5eSKumar Gala pci_addr_t bus_start; /* Start on the bus */
47336f32675SBecky Bruce phys_addr_t phys_start; /* Start in physical address space */
47430e76d5eSKumar Gala pci_size_t size; /* Size */
475c609719bSwdenk unsigned long flags; /* Resource flags */
476c609719bSwdenk
47730e76d5eSKumar Gala pci_addr_t bus_lower;
478c609719bSwdenk };
479c609719bSwdenk
480c609719bSwdenk #define PCI_REGION_MEM 0x00000000 /* PCI memory space */
481c609719bSwdenk #define PCI_REGION_IO 0x00000001 /* PCI IO space */
482c609719bSwdenk #define PCI_REGION_TYPE 0x00000001
483a179012eSKumar Gala #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
484c609719bSwdenk
485ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
486c609719bSwdenk #define PCI_REGION_RO 0x00000200 /* Read-only memory */
487c609719bSwdenk
pci_set_region(struct pci_region * reg,pci_addr_t bus_start,phys_addr_t phys_start,pci_size_t size,unsigned long flags)488bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg,
48930e76d5eSKumar Gala pci_addr_t bus_start,
49036f32675SBecky Bruce phys_addr_t phys_start,
49130e76d5eSKumar Gala pci_size_t size,
492c609719bSwdenk unsigned long flags) {
493c609719bSwdenk reg->bus_start = bus_start;
494c609719bSwdenk reg->phys_start = phys_start;
495c609719bSwdenk reg->size = size;
496c609719bSwdenk reg->flags = flags;
497c609719bSwdenk }
498c609719bSwdenk
499c609719bSwdenk typedef int pci_dev_t;
500c609719bSwdenk
501c609719bSwdenk #define PCI_BUS(d) (((d) >> 16) & 0xff)
502*2253d648SStefan Roese
503*2253d648SStefan Roese /*
504*2253d648SStefan Roese * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
505*2253d648SStefan Roese * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
506*2253d648SStefan Roese * Please see the Linux header include/uapi/linux/pci.h for more details.
507*2253d648SStefan Roese * This is relevant for the following macros:
508*2253d648SStefan Roese * PCI_DEV, PCI_FUNC, PCI_DEVFN
509*2253d648SStefan Roese * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
510*2253d648SStefan Roese * the remark from above (input d in bits 15-8 instead of 7-0.
511*2253d648SStefan Roese */
512c609719bSwdenk #define PCI_DEV(d) (((d) >> 11) & 0x1f)
513c609719bSwdenk #define PCI_FUNC(d) (((d) >> 8) & 0x7)
514ff3e077bSSimon Glass #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
515*2253d648SStefan Roese
516ff3e077bSSimon Glass #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
517ff3e077bSSimon Glass #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
518ff3e077bSSimon Glass #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
519ff3e077bSSimon Glass #define PCI_VENDEV(v, d) (((v) << 16) | (d))
520c609719bSwdenk #define PCI_ANY_ID (~0)
521c609719bSwdenk
522c609719bSwdenk struct pci_device_id {
523c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
524aba92962SSimon Glass unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
525aba92962SSimon Glass unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
526aba92962SSimon Glass unsigned long driver_data; /* Data private to the driver */
527c609719bSwdenk };
528c609719bSwdenk
529c609719bSwdenk struct pci_controller;
530c609719bSwdenk
531c609719bSwdenk struct pci_config_table {
532c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
533c609719bSwdenk unsigned int class; /* Class ID, or PCI_ANY_ID */
534c609719bSwdenk unsigned int bus; /* Bus number, or PCI_ANY_ID */
535c609719bSwdenk unsigned int dev; /* Device number, or PCI_ANY_ID */
536c609719bSwdenk unsigned int func; /* Function number, or PCI_ANY_ID */
537c609719bSwdenk
538c609719bSwdenk void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
539c609719bSwdenk struct pci_config_table *);
540c609719bSwdenk unsigned long priv[3];
541c609719bSwdenk };
542c609719bSwdenk
543993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
544c609719bSwdenk struct pci_config_table *);
545c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
546c609719bSwdenk struct pci_config_table *);
547c609719bSwdenk
548c609719bSwdenk #define MAX_PCI_REGIONS 7
549c609719bSwdenk
550fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK 1
551fd6646c0SAnton Vorontsov
552c609719bSwdenk /*
553c609719bSwdenk * Structure of a PCI controller (host bridge)
55454fe7b1cSSimon Glass *
55554fe7b1cSSimon Glass * With driver model this is dev_get_uclass_priv(bus)
556c609719bSwdenk */
557c609719bSwdenk struct pci_controller {
558ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI
559ff3e077bSSimon Glass struct udevice *bus;
560ff3e077bSSimon Glass struct udevice *ctlr;
561ff3e077bSSimon Glass #else
562c609719bSwdenk struct pci_controller *next;
563ff3e077bSSimon Glass #endif
564c609719bSwdenk
565c609719bSwdenk int first_busno;
566c609719bSwdenk int last_busno;
567c609719bSwdenk
568c609719bSwdenk volatile unsigned int *cfg_addr;
569c609719bSwdenk volatile unsigned char *cfg_data;
570c609719bSwdenk
571fd6646c0SAnton Vorontsov int indirect_type;
572fd6646c0SAnton Vorontsov
573aec241dfSSimon Glass /*
574aec241dfSSimon Glass * TODO(sjg@chromium.org): With driver model we use struct
575aec241dfSSimon Glass * pci_controller for both the controller and any bridge devices
576aec241dfSSimon Glass * attached to it. But there is only one region list and it is in the
577aec241dfSSimon Glass * top-level controller.
578aec241dfSSimon Glass *
579aec241dfSSimon Glass * This could be changed so that struct pci_controller is only used
580aec241dfSSimon Glass * for PCI controllers and a separate UCLASS (or perhaps
581aec241dfSSimon Glass * UCLASS_PCI_GENERIC) is used for bridges.
582aec241dfSSimon Glass */
583c609719bSwdenk struct pci_region regions[MAX_PCI_REGIONS];
584c609719bSwdenk int region_count;
585c609719bSwdenk
586c609719bSwdenk struct pci_config_table *config_table;
587c609719bSwdenk
588c609719bSwdenk void (*fixup_irq)(struct pci_controller *, pci_dev_t);
589ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
590c609719bSwdenk /* Low-level architecture-dependent routines */
591c609719bSwdenk int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
592c609719bSwdenk int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
593c609719bSwdenk int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
594c609719bSwdenk int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
595c609719bSwdenk int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
596c609719bSwdenk int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
597ff3e077bSSimon Glass #endif
598c609719bSwdenk
599c609719bSwdenk /* Used by auto config */
600a179012eSKumar Gala struct pci_region *pci_mem, *pci_io, *pci_prefetch;
601c609719bSwdenk
602ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
603c7de829cSwdenk int current_busno;
60410fa8d7cSLeo Liu
60510fa8d7cSLeo Liu void *priv_data;
606ff3e077bSSimon Glass #endif
607c609719bSwdenk };
608c609719bSwdenk
609ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
pci_set_ops(struct pci_controller * hose,int (* read_byte)(struct pci_controller *,pci_dev_t,int where,u8 *),int (* read_word)(struct pci_controller *,pci_dev_t,int where,u16 *),int (* read_dword)(struct pci_controller *,pci_dev_t,int where,u32 *),int (* write_byte)(struct pci_controller *,pci_dev_t,int where,u8),int (* write_word)(struct pci_controller *,pci_dev_t,int where,u16),int (* write_dword)(struct pci_controller *,pci_dev_t,int where,u32))610bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose,
611c609719bSwdenk int (*read_byte)(struct pci_controller*,
612c609719bSwdenk pci_dev_t, int where, u8 *),
613c609719bSwdenk int (*read_word)(struct pci_controller*,
614c609719bSwdenk pci_dev_t, int where, u16 *),
615c609719bSwdenk int (*read_dword)(struct pci_controller*,
616c609719bSwdenk pci_dev_t, int where, u32 *),
617c609719bSwdenk int (*write_byte)(struct pci_controller*,
618c609719bSwdenk pci_dev_t, int where, u8),
619c609719bSwdenk int (*write_word)(struct pci_controller*,
620c609719bSwdenk pci_dev_t, int where, u16),
621c609719bSwdenk int (*write_dword)(struct pci_controller*,
622c609719bSwdenk pci_dev_t, int where, u32)) {
623c609719bSwdenk hose->read_byte = read_byte;
624c609719bSwdenk hose->read_word = read_word;
625c609719bSwdenk hose->read_dword = read_dword;
626c609719bSwdenk hose->write_byte = write_byte;
627c609719bSwdenk hose->write_word = write_word;
628c609719bSwdenk hose->write_dword = write_dword;
629c609719bSwdenk }
630ff3e077bSSimon Glass #endif
631c609719bSwdenk
632842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE
633c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
634842033e6SGabor Juhos #endif
635c609719bSwdenk
6367e78b9efSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
63736f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
63830e76d5eSKumar Gala pci_addr_t addr, unsigned long flags);
63930e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
64036f32675SBecky Bruce phys_addr_t addr, unsigned long flags);
641c609719bSwdenk
642c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \
643c609719bSwdenk pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
644c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \
645c609719bSwdenk pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
646c609719bSwdenk
6476e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \
6486e61fae4SBecky Bruce pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
6496e61fae4SBecky Bruce (virt_to_phys(addr)), (flags))
6506e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
6516e61fae4SBecky Bruce map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
6526e61fae4SBecky Bruce (addr), (flags)), \
6536e61fae4SBecky Bruce (len), (map_flags))
6546e61fae4SBecky Bruce
6556e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \
6566e61fae4SBecky Bruce pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
6576e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \
6586e61fae4SBecky Bruce pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
659c609719bSwdenk #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
660c609719bSwdenk #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
661c609719bSwdenk
6626e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \
6636e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
6646e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \
6656e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
6666e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \
6676e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
6686e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \
6696e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
6706e61fae4SBecky Bruce
671dc5740dfSSimon Glass /* For driver model these are defined in macros in pci_compat.c */
672c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose,
673c609719bSwdenk pci_dev_t dev, int where, u8 *val);
674c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose,
675c609719bSwdenk pci_dev_t dev, int where, u16 *val);
676c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose,
677c609719bSwdenk pci_dev_t dev, int where, u32 *val);
678c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose,
679c609719bSwdenk pci_dev_t dev, int where, u8 val);
680c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose,
681c609719bSwdenk pci_dev_t dev, int where, u16 val);
682c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose,
683c609719bSwdenk pci_dev_t dev, int where, u32 val);
6843ba5f74aSSimon Glass #endif
685c609719bSwdenk
686ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
687c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
688c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
689c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
690c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
691c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
692c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
693ff3e077bSSimon Glass #endif
694c609719bSwdenk
6953ba5f74aSSimon Glass void pciauto_region_init(struct pci_region *res);
6963ba5f74aSSimon Glass void pciauto_region_align(struct pci_region *res, pci_size_t size);
6973ba5f74aSSimon Glass void pciauto_config_init(struct pci_controller *hose);
6985ce9aca8STuomas Tynkkynen
6995ce9aca8STuomas Tynkkynen /**
7005ce9aca8STuomas Tynkkynen * pciauto_region_allocate() - Allocate resources from a PCI resource region
7015ce9aca8STuomas Tynkkynen *
7025ce9aca8STuomas Tynkkynen * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
7035ce9aca8STuomas Tynkkynen * false, the result will be guaranteed to fit in 32 bits.
7045ce9aca8STuomas Tynkkynen *
7055ce9aca8STuomas Tynkkynen * @res: PCI region to allocate from
7065ce9aca8STuomas Tynkkynen * @size: Amount of bytes to allocate
7075ce9aca8STuomas Tynkkynen * @bar: Returns the PCI bus address of the allocated resource
7085ce9aca8STuomas Tynkkynen * @supports_64bit: Whether to allow allocations above the 32-bit boundary
7095ce9aca8STuomas Tynkkynen * @return 0 if successful, -1 on failure
7105ce9aca8STuomas Tynkkynen */
7113ba5f74aSSimon Glass int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
712d71975aeSTuomas Tynkkynen pci_addr_t *bar, bool supports_64bit);
7133ba5f74aSSimon Glass
7143ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
715c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
716c609719bSwdenk pci_dev_t dev, int where, u8 *val);
717c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
718c609719bSwdenk pci_dev_t dev, int where, u16 *val);
719c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
720c609719bSwdenk pci_dev_t dev, int where, u8 val);
721c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
722c609719bSwdenk pci_dev_t dev, int where, u16 val);
723c609719bSwdenk
7246e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
725c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose);
726c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus);
7273a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
728eeb5b1adSStuart Yoder extern struct pci_controller *pci_get_hose_head(void);
729c609719bSwdenk
7304efe52bfSThierry Reding extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
731c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose);
732c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
733c609719bSwdenk
734c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose,
735c609719bSwdenk pci_dev_t dev, int bars_num,
736c609719bSwdenk struct pci_region *mem,
737a179012eSKumar Gala struct pci_region *prefetch,
738c609719bSwdenk struct pci_region *io);
739a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
740a3a70725SLinus Walleij pci_dev_t dev, int sub_bus);
741a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
742a3a70725SLinus Walleij pci_dev_t dev, int sub_bus);
743a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
744c609719bSwdenk
745c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
746c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
747250e039dSSimon Glass pci_dev_t pci_find_class(unsigned int find_class, int index);
748c609719bSwdenk
749287df01eSZhao Qiang extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
750287df01eSZhao Qiang int cap);
751287df01eSZhao Qiang extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
752287df01eSZhao Qiang u8 hdr_type);
753287df01eSZhao Qiang extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
754287df01eSZhao Qiang int cap);
755287df01eSZhao Qiang
756ed5b580bSMinghuan Lian int pci_find_next_ext_capability(struct pci_controller *hose,
757ed5b580bSMinghuan Lian pci_dev_t dev, int start, int cap);
758ed5b580bSMinghuan Lian int pci_hose_find_ext_capability(struct pci_controller *hose,
759ed5b580bSMinghuan Lian pci_dev_t dev, int cap);
760ed5b580bSMinghuan Lian
7610991866cSTim Harvey #ifdef CONFIG_PCI_FIXUP_DEV
7620991866cSTim Harvey extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
7630991866cSTim Harvey unsigned short vendor,
7640991866cSTim Harvey unsigned short device,
7650991866cSTim Harvey unsigned short class);
7660991866cSTim Harvey #endif
7673ba5f74aSSimon Glass #endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
7680991866cSTim Harvey
769983eb9d1SPeter Tyser const char * pci_class_str(u8 class);
770cc2a8c77SAnton Vorontsov int pci_last_busno(void);
771cc2a8c77SAnton Vorontsov
77213a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx
77313a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose);
77413a7fcdfSJon Loeliger #endif
775fa5cec03SPaul Burton
7766ecbe137STim Harvey #ifdef CONFIG_PCIE_IMX
7776ecbe137STim Harvey extern void imx_pcie_remove(void);
7786ecbe137STim Harvey #endif
7796ecbe137STim Harvey
7803ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
781e8a552ebSSimon Glass /**
782e8a552ebSSimon Glass * pci_write_bar32() - Write the address of a BAR including control bits
783e8a552ebSSimon Glass *
7849d731c82SSimon Glass * This writes a raw address (with control bits) to a bar. This can be used
7859d731c82SSimon Glass * with devices which require hard-coded addresses, not part of the normal
7869d731c82SSimon Glass * PCI enumeration process.
787e8a552ebSSimon Glass *
788e8a552ebSSimon Glass * @hose: PCI hose to use
789e8a552ebSSimon Glass * @dev: PCI device to update
790e8a552ebSSimon Glass * @barnum: BAR number (0-5)
791e8a552ebSSimon Glass * @addr: BAR address with control bits
792e8a552ebSSimon Glass */
793e8a552ebSSimon Glass void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
7949d731c82SSimon Glass u32 addr);
795e8a552ebSSimon Glass
796e8a552ebSSimon Glass /**
797e8a552ebSSimon Glass * pci_read_bar32() - read the address of a bar
798e8a552ebSSimon Glass *
799e8a552ebSSimon Glass * @hose: PCI hose to use
800e8a552ebSSimon Glass * @dev: PCI device to inspect
801e8a552ebSSimon Glass * @barnum: BAR number (0-5)
802e8a552ebSSimon Glass * @return address of the bar, masking out any control bits
803e8a552ebSSimon Glass * */
804e8a552ebSSimon Glass u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
805e8a552ebSSimon Glass
8064a2708a0SSimon Glass /**
807aab6724cSSimon Glass * pci_hose_find_devices() - Find devices by vendor/device ID
808aab6724cSSimon Glass *
809aab6724cSSimon Glass * @hose: PCI hose to search
810aab6724cSSimon Glass * @busnum: Bus number to search
811aab6724cSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
812aab6724cSSimon Glass * @indexp: Pointer to device index to find. To find the first matching
813aab6724cSSimon Glass * device, pass 0; to find the second, pass 1, etc. This
814aab6724cSSimon Glass * parameter is decremented for each non-matching device so
815aab6724cSSimon Glass * can be called repeatedly.
816aab6724cSSimon Glass */
817aab6724cSSimon Glass pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
818aab6724cSSimon Glass struct pci_device_id *ids, int *indexp);
8193ba5f74aSSimon Glass #endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */
820aab6724cSSimon Glass
821ff3e077bSSimon Glass /* Access sizes for PCI reads and writes */
822ff3e077bSSimon Glass enum pci_size_t {
823ff3e077bSSimon Glass PCI_SIZE_8,
824ff3e077bSSimon Glass PCI_SIZE_16,
825ff3e077bSSimon Glass PCI_SIZE_32,
826ff3e077bSSimon Glass };
827ff3e077bSSimon Glass
828ff3e077bSSimon Glass struct udevice;
829ff3e077bSSimon Glass
830ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI
831ff3e077bSSimon Glass /**
832ff3e077bSSimon Glass * struct pci_child_platdata - information stored about each PCI device
833ff3e077bSSimon Glass *
834ff3e077bSSimon Glass * Every device on a PCI bus has this per-child data.
835ff3e077bSSimon Glass *
8367d38db55SSimon Glass * It can be accessed using dev_get_parent_platdata(dev) if dev->parent is a
837ff3e077bSSimon Glass * PCI bus (i.e. UCLASS_PCI)
838ff3e077bSSimon Glass *
839ff3e077bSSimon Glass * @devfn: Encoded device and function index - see PCI_DEVFN()
840ff3e077bSSimon Glass * @vendor: PCI vendor ID (see pci_ids.h)
841ff3e077bSSimon Glass * @device: PCI device ID (see pci_ids.h)
842ff3e077bSSimon Glass * @class: PCI class, 3 bytes: (base, sub, prog-if)
843ff3e077bSSimon Glass */
844ff3e077bSSimon Glass struct pci_child_platdata {
845ff3e077bSSimon Glass int devfn;
846ff3e077bSSimon Glass unsigned short vendor;
847ff3e077bSSimon Glass unsigned short device;
848ff3e077bSSimon Glass unsigned int class;
849ff3e077bSSimon Glass };
850ff3e077bSSimon Glass
851ff3e077bSSimon Glass /* PCI bus operations */
852ff3e077bSSimon Glass struct dm_pci_ops {
853ff3e077bSSimon Glass /**
854ff3e077bSSimon Glass * read_config() - Read a PCI configuration value
855ff3e077bSSimon Glass *
856ff3e077bSSimon Glass * PCI buses must support reading and writing configuration values
857ff3e077bSSimon Glass * so that the bus can be scanned and its devices configured.
858ff3e077bSSimon Glass *
859ff3e077bSSimon Glass * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
860ff3e077bSSimon Glass * If bridges exist it is possible to use the top-level bus to
861ff3e077bSSimon Glass * access a sub-bus. In that case @bus will be the top-level bus
862ff3e077bSSimon Glass * and PCI_BUS(bdf) will be a different (higher) value
863ff3e077bSSimon Glass *
864ff3e077bSSimon Glass * @bus: Bus to read from
865ff3e077bSSimon Glass * @bdf: Bus, device and function to read
866ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space
867ff3e077bSSimon Glass * @valuep: Place to put the returned value
868ff3e077bSSimon Glass * @size: Access size
869ff3e077bSSimon Glass * @return 0 if OK, -ve on error
870ff3e077bSSimon Glass */
871ff3e077bSSimon Glass int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
872ff3e077bSSimon Glass ulong *valuep, enum pci_size_t size);
873ff3e077bSSimon Glass /**
874ff3e077bSSimon Glass * write_config() - Write a PCI configuration value
875ff3e077bSSimon Glass *
876ff3e077bSSimon Glass * @bus: Bus to write to
877ff3e077bSSimon Glass * @bdf: Bus, device and function to write
878ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space
879ff3e077bSSimon Glass * @value: Value to write
880ff3e077bSSimon Glass * @size: Access size
881ff3e077bSSimon Glass * @return 0 if OK, -ve on error
882ff3e077bSSimon Glass */
883ff3e077bSSimon Glass int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
884ff3e077bSSimon Glass ulong value, enum pci_size_t size);
885ff3e077bSSimon Glass };
886ff3e077bSSimon Glass
887ff3e077bSSimon Glass /* Get access to a PCI bus' operations */
888ff3e077bSSimon Glass #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
889ff3e077bSSimon Glass
890ff3e077bSSimon Glass /**
89121ccce1bSSimon Glass * dm_pci_get_bdf() - Get the BDF value for a device
8924b515e4fSSimon Glass *
8934b515e4fSSimon Glass * @dev: Device to check
8944b515e4fSSimon Glass * @return bus/device/function value (see PCI_BDF())
8954b515e4fSSimon Glass */
89621ccce1bSSimon Glass pci_dev_t dm_pci_get_bdf(struct udevice *dev);
8974b515e4fSSimon Glass
8984b515e4fSSimon Glass /**
899ff3e077bSSimon Glass * pci_bind_bus_devices() - scan a PCI bus and bind devices
900ff3e077bSSimon Glass *
901ff3e077bSSimon Glass * Scan a PCI bus looking for devices. Bind each one that is found. If
902ff3e077bSSimon Glass * devices are already bound that match the scanned devices, just update the
903ff3e077bSSimon Glass * child data so that the device can be used correctly (this happens when
904ff3e077bSSimon Glass * the device tree describes devices we expect to see on the bus).
905ff3e077bSSimon Glass *
906ff3e077bSSimon Glass * Devices that are bound in this way will use a generic PCI driver which
907ff3e077bSSimon Glass * does nothing. The device can still be accessed but will not provide any
908ff3e077bSSimon Glass * driver interface.
909ff3e077bSSimon Glass *
910ff3e077bSSimon Glass * @bus: Bus containing devices to bind
911ff3e077bSSimon Glass * @return 0 if OK, -ve on error
912ff3e077bSSimon Glass */
913ff3e077bSSimon Glass int pci_bind_bus_devices(struct udevice *bus);
914ff3e077bSSimon Glass
915ff3e077bSSimon Glass /**
916ff3e077bSSimon Glass * pci_auto_config_devices() - configure bus devices ready for use
917ff3e077bSSimon Glass *
918ff3e077bSSimon Glass * This works through all devices on a bus by scanning the driver model
919ff3e077bSSimon Glass * data structures (normally these have been set up by pci_bind_bus_devices()
920ff3e077bSSimon Glass * earlier).
921ff3e077bSSimon Glass *
922ff3e077bSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the
923ff3e077bSSimon Glass * devices are mapped into memory and I/O space ready for use.
924ff3e077bSSimon Glass *
925ff3e077bSSimon Glass * @bus: Bus containing devices to bind
926ff3e077bSSimon Glass * @return 0 if OK, -ve on error
927ff3e077bSSimon Glass */
928ff3e077bSSimon Glass int pci_auto_config_devices(struct udevice *bus);
929ff3e077bSSimon Glass
930ff3e077bSSimon Glass /**
931f3f1faefSSimon Glass * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
932ff3e077bSSimon Glass *
933ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF()
934ff3e077bSSimon Glass * @devp: Returns the device for this address, if found
935ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found
936ff3e077bSSimon Glass */
937f3f1faefSSimon Glass int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
938ff3e077bSSimon Glass
939ff3e077bSSimon Glass /**
940ff3e077bSSimon Glass * pci_bus_find_devfn() - Find a device on a bus
941ff3e077bSSimon Glass *
942ff3e077bSSimon Glass * @find_devfn: PCI device address (device and function only)
943ff3e077bSSimon Glass * @devp: Returns the device for this address, if found
944ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found
945ff3e077bSSimon Glass */
946ff3e077bSSimon Glass int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
947ff3e077bSSimon Glass struct udevice **devp);
948ff3e077bSSimon Glass
949ff3e077bSSimon Glass /**
95076c3fbcdSSimon Glass * pci_find_first_device() - return the first available PCI device
95176c3fbcdSSimon Glass *
95276c3fbcdSSimon Glass * This function and pci_find_first_device() allow iteration through all
95376c3fbcdSSimon Glass * available PCI devices on all buses. Assuming there are any, this will
95476c3fbcdSSimon Glass * return the first one.
95576c3fbcdSSimon Glass *
95676c3fbcdSSimon Glass * @devp: Set to the first available device, or NULL if no more are left
95776c3fbcdSSimon Glass * or we got an error
95876c3fbcdSSimon Glass * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
95976c3fbcdSSimon Glass */
96076c3fbcdSSimon Glass int pci_find_first_device(struct udevice **devp);
96176c3fbcdSSimon Glass
96276c3fbcdSSimon Glass /**
96376c3fbcdSSimon Glass * pci_find_next_device() - return the next available PCI device
96476c3fbcdSSimon Glass *
96576c3fbcdSSimon Glass * Finds the next available PCI device after the one supplied, or sets @devp
96676c3fbcdSSimon Glass * to NULL if there are no more.
96776c3fbcdSSimon Glass *
96876c3fbcdSSimon Glass * @devp: On entry, the last device returned. Set to the next available
96976c3fbcdSSimon Glass * device, or NULL if no more are left or we got an error
97076c3fbcdSSimon Glass * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
97176c3fbcdSSimon Glass */
97276c3fbcdSSimon Glass int pci_find_next_device(struct udevice **devp);
97376c3fbcdSSimon Glass
97476c3fbcdSSimon Glass /**
975ff3e077bSSimon Glass * pci_get_ff() - Returns a mask for the given access size
976ff3e077bSSimon Glass *
977ff3e077bSSimon Glass * @size: Access size
978ff3e077bSSimon Glass * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
979ff3e077bSSimon Glass * PCI_SIZE_32
980ff3e077bSSimon Glass */
981ff3e077bSSimon Glass int pci_get_ff(enum pci_size_t size);
982ff3e077bSSimon Glass
983ff3e077bSSimon Glass /**
984ff3e077bSSimon Glass * pci_bus_find_devices () - Find devices on a bus
985ff3e077bSSimon Glass *
986ff3e077bSSimon Glass * @bus: Bus to search
987ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
988ff3e077bSSimon Glass * @indexp: Pointer to device index to find. To find the first matching
989ff3e077bSSimon Glass * device, pass 0; to find the second, pass 1, etc. This
990ff3e077bSSimon Glass * parameter is decremented for each non-matching device so
991ff3e077bSSimon Glass * can be called repeatedly.
992ff3e077bSSimon Glass * @devp: Returns matching device if found
993ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not
994ff3e077bSSimon Glass */
995ff3e077bSSimon Glass int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
996ff3e077bSSimon Glass int *indexp, struct udevice **devp);
997ff3e077bSSimon Glass
998ff3e077bSSimon Glass /**
999ff3e077bSSimon Glass * pci_find_device_id() - Find a device on any bus
1000ff3e077bSSimon Glass *
1001ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1002ff3e077bSSimon Glass * @index: Index number of device to find, 0 for the first match, 1 for
1003ff3e077bSSimon Glass * the second, etc.
1004ff3e077bSSimon Glass * @devp: Returns matching device if found
1005ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not
1006ff3e077bSSimon Glass */
1007ff3e077bSSimon Glass int pci_find_device_id(struct pci_device_id *ids, int index,
1008ff3e077bSSimon Glass struct udevice **devp);
1009ff3e077bSSimon Glass
1010ff3e077bSSimon Glass /**
1011ff3e077bSSimon Glass * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1012ff3e077bSSimon Glass *
1013ff3e077bSSimon Glass * This probes the given bus which causes it to be scanned for devices. The
1014ff3e077bSSimon Glass * devices will be bound but not probed.
1015ff3e077bSSimon Glass *
1016ff3e077bSSimon Glass * @hose specifies the PCI hose that will be used for the scan. This is
1017ff3e077bSSimon Glass * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1018ff3e077bSSimon Glass * in @bdf, and is a subordinate bus reachable from @hose.
1019ff3e077bSSimon Glass *
1020ff3e077bSSimon Glass * @hose: PCI hose to scan
1021ff3e077bSSimon Glass * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1022ff3e077bSSimon Glass * @return 0 if OK, -ve on error
1023ff3e077bSSimon Glass */
10245e23b8b4SSimon Glass int dm_pci_hose_probe_bus(struct udevice *bus);
1025ff3e077bSSimon Glass
1026ff3e077bSSimon Glass /**
1027ff3e077bSSimon Glass * pci_bus_read_config() - Read a configuration value from a device
1028ff3e077bSSimon Glass *
1029ff3e077bSSimon Glass * TODO(sjg@chromium.org): We should be able to pass just a device and have
1030ff3e077bSSimon Glass * it do the right thing. It would be good to have that function also.
1031ff3e077bSSimon Glass *
1032ff3e077bSSimon Glass * @bus: Bus to read from
1033ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF()
10344974a6ffSSimon Glass * @offset: Register offset to read
1035ff3e077bSSimon Glass * @valuep: Place to put the returned value
1036ff3e077bSSimon Glass * @size: Access size
1037ff3e077bSSimon Glass * @return 0 if OK, -ve on error
1038ff3e077bSSimon Glass */
1039ff3e077bSSimon Glass int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
1040ff3e077bSSimon Glass unsigned long *valuep, enum pci_size_t size);
1041ff3e077bSSimon Glass
1042ff3e077bSSimon Glass /**
1043ff3e077bSSimon Glass * pci_bus_write_config() - Write a configuration value to a device
1044ff3e077bSSimon Glass *
1045ff3e077bSSimon Glass * @bus: Bus to write from
1046ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF()
10474974a6ffSSimon Glass * @offset: Register offset to write
1048ff3e077bSSimon Glass * @value: Value to write
1049ff3e077bSSimon Glass * @size: Access size
1050ff3e077bSSimon Glass * @return 0 if OK, -ve on error
1051ff3e077bSSimon Glass */
1052ff3e077bSSimon Glass int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1053ff3e077bSSimon Glass unsigned long value, enum pci_size_t size);
1054ff3e077bSSimon Glass
105566afb4edSSimon Glass /**
1056319dba1fSSimon Glass * pci_bus_clrset_config32() - Update a configuration value for a device
1057319dba1fSSimon Glass *
1058319dba1fSSimon Glass * The register at @offset is updated to (oldvalue & ~clr) | set.
1059319dba1fSSimon Glass *
1060319dba1fSSimon Glass * @bus: Bus to access
1061319dba1fSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1062319dba1fSSimon Glass * @offset: Register offset to update
1063319dba1fSSimon Glass * @clr: Bits to clear
1064319dba1fSSimon Glass * @set: Bits to set
1065319dba1fSSimon Glass * @return 0 if OK, -ve on error
1066319dba1fSSimon Glass */
1067319dba1fSSimon Glass int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1068319dba1fSSimon Glass u32 clr, u32 set);
1069319dba1fSSimon Glass
1070319dba1fSSimon Glass /**
107166afb4edSSimon Glass * Driver model PCI config access functions. Use these in preference to others
107266afb4edSSimon Glass * when you have a valid device
107366afb4edSSimon Glass */
107466afb4edSSimon Glass int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep,
107566afb4edSSimon Glass enum pci_size_t size);
107666afb4edSSimon Glass
107766afb4edSSimon Glass int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep);
107866afb4edSSimon Glass int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep);
107966afb4edSSimon Glass int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep);
108066afb4edSSimon Glass
108166afb4edSSimon Glass int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
108266afb4edSSimon Glass enum pci_size_t size);
108366afb4edSSimon Glass
108466afb4edSSimon Glass int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
108566afb4edSSimon Glass int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
108666afb4edSSimon Glass int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
108766afb4edSSimon Glass
1088319dba1fSSimon Glass /**
1089319dba1fSSimon Glass * These permit convenient read/modify/write on PCI configuration. The
1090319dba1fSSimon Glass * register is updated to (oldvalue & ~clr) | set.
1091319dba1fSSimon Glass */
1092319dba1fSSimon Glass int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1093319dba1fSSimon Glass int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1094319dba1fSSimon Glass int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1095319dba1fSSimon Glass
1096ff3e077bSSimon Glass /*
1097ff3e077bSSimon Glass * The following functions provide access to the above without needing the
1098ff3e077bSSimon Glass * size parameter. We are trying to encourage the use of the 8/16/32-style
1099ff3e077bSSimon Glass * functions, rather than byte/word/dword. But both are supported.
1100ff3e077bSSimon Glass */
1101ff3e077bSSimon Glass int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
1102308143efSBin Meng int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1103308143efSBin Meng int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1104308143efSBin Meng int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1105308143efSBin Meng int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1106308143efSBin Meng int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1107ff3e077bSSimon Glass
1108badb9922STuomas Tynkkynen /**
1109badb9922STuomas Tynkkynen * pci_generic_mmap_write_config() - Generic helper for writing to
1110badb9922STuomas Tynkkynen * memory-mapped PCI configuration space.
1111badb9922STuomas Tynkkynen * @bus: Pointer to the PCI bus
1112badb9922STuomas Tynkkynen * @addr_f: Callback for calculating the config space address
1113badb9922STuomas Tynkkynen * @bdf: Identifies the PCI device to access
1114badb9922STuomas Tynkkynen * @offset: The offset into the device's configuration space
1115badb9922STuomas Tynkkynen * @value: The value to write
1116badb9922STuomas Tynkkynen * @size: Indicates the size of access to perform
1117badb9922STuomas Tynkkynen *
1118badb9922STuomas Tynkkynen * Write the value @value of size @size from offset @offset within the
1119badb9922STuomas Tynkkynen * configuration space of the device identified by the bus, device & function
1120badb9922STuomas Tynkkynen * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1121badb9922STuomas Tynkkynen * responsible for calculating the CPU address of the respective configuration
1122badb9922STuomas Tynkkynen * space offset.
1123badb9922STuomas Tynkkynen *
1124badb9922STuomas Tynkkynen * Return: 0 on success, else -EINVAL
1125badb9922STuomas Tynkkynen */
1126badb9922STuomas Tynkkynen int pci_generic_mmap_write_config(
1127badb9922STuomas Tynkkynen struct udevice *bus,
1128badb9922STuomas Tynkkynen int (*addr_f)(struct udevice *bus, pci_dev_t bdf, uint offset, void **addrp),
1129badb9922STuomas Tynkkynen pci_dev_t bdf,
1130badb9922STuomas Tynkkynen uint offset,
1131badb9922STuomas Tynkkynen ulong value,
1132badb9922STuomas Tynkkynen enum pci_size_t size);
1133badb9922STuomas Tynkkynen
1134badb9922STuomas Tynkkynen /**
1135badb9922STuomas Tynkkynen * pci_generic_mmap_read_config() - Generic helper for reading from
1136badb9922STuomas Tynkkynen * memory-mapped PCI configuration space.
1137badb9922STuomas Tynkkynen * @bus: Pointer to the PCI bus
1138badb9922STuomas Tynkkynen * @addr_f: Callback for calculating the config space address
1139badb9922STuomas Tynkkynen * @bdf: Identifies the PCI device to access
1140badb9922STuomas Tynkkynen * @offset: The offset into the device's configuration space
1141badb9922STuomas Tynkkynen * @valuep: A pointer at which to store the read value
1142badb9922STuomas Tynkkynen * @size: Indicates the size of access to perform
1143badb9922STuomas Tynkkynen *
1144badb9922STuomas Tynkkynen * Read a value of size @size from offset @offset within the configuration
1145badb9922STuomas Tynkkynen * space of the device identified by the bus, device & function numbers in @bdf
1146badb9922STuomas Tynkkynen * on the PCI bus @bus. The callback function @addr_f is responsible for
1147badb9922STuomas Tynkkynen * calculating the CPU address of the respective configuration space offset.
1148badb9922STuomas Tynkkynen *
1149badb9922STuomas Tynkkynen * Return: 0 on success, else -EINVAL
1150badb9922STuomas Tynkkynen */
1151badb9922STuomas Tynkkynen int pci_generic_mmap_read_config(
1152badb9922STuomas Tynkkynen struct udevice *bus,
1153badb9922STuomas Tynkkynen int (*addr_f)(struct udevice *bus, pci_dev_t bdf, uint offset, void **addrp),
1154badb9922STuomas Tynkkynen pci_dev_t bdf,
1155badb9922STuomas Tynkkynen uint offset,
1156badb9922STuomas Tynkkynen ulong *valuep,
1157badb9922STuomas Tynkkynen enum pci_size_t size);
1158badb9922STuomas Tynkkynen
11593ba5f74aSSimon Glass #ifdef CONFIG_DM_PCI_COMPAT
1160ff3e077bSSimon Glass /* Compatibility with old naming */
pci_write_config_dword(pci_dev_t pcidev,int offset,u32 value)1161ff3e077bSSimon Glass static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1162ff3e077bSSimon Glass u32 value)
1163ff3e077bSSimon Glass {
1164ff3e077bSSimon Glass return pci_write_config32(pcidev, offset, value);
1165ff3e077bSSimon Glass }
1166ff3e077bSSimon Glass
1167ff3e077bSSimon Glass /* Compatibility with old naming */
pci_write_config_word(pci_dev_t pcidev,int offset,u16 value)1168ff3e077bSSimon Glass static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1169ff3e077bSSimon Glass u16 value)
1170ff3e077bSSimon Glass {
1171ff3e077bSSimon Glass return pci_write_config16(pcidev, offset, value);
1172ff3e077bSSimon Glass }
1173ff3e077bSSimon Glass
1174ff3e077bSSimon Glass /* Compatibility with old naming */
pci_write_config_byte(pci_dev_t pcidev,int offset,u8 value)1175ff3e077bSSimon Glass static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1176ff3e077bSSimon Glass u8 value)
1177ff3e077bSSimon Glass {
1178ff3e077bSSimon Glass return pci_write_config8(pcidev, offset, value);
1179ff3e077bSSimon Glass }
1180ff3e077bSSimon Glass
1181ff3e077bSSimon Glass /* Compatibility with old naming */
pci_read_config_dword(pci_dev_t pcidev,int offset,u32 * valuep)1182ff3e077bSSimon Glass static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1183ff3e077bSSimon Glass u32 *valuep)
1184ff3e077bSSimon Glass {
1185ff3e077bSSimon Glass return pci_read_config32(pcidev, offset, valuep);
1186ff3e077bSSimon Glass }
1187ff3e077bSSimon Glass
1188ff3e077bSSimon Glass /* Compatibility with old naming */
pci_read_config_word(pci_dev_t pcidev,int offset,u16 * valuep)1189ff3e077bSSimon Glass static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1190ff3e077bSSimon Glass u16 *valuep)
1191ff3e077bSSimon Glass {
1192ff3e077bSSimon Glass return pci_read_config16(pcidev, offset, valuep);
1193ff3e077bSSimon Glass }
1194ff3e077bSSimon Glass
1195ff3e077bSSimon Glass /* Compatibility with old naming */
pci_read_config_byte(pci_dev_t pcidev,int offset,u8 * valuep)1196ff3e077bSSimon Glass static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1197ff3e077bSSimon Glass u8 *valuep)
1198ff3e077bSSimon Glass {
1199ff3e077bSSimon Glass return pci_read_config8(pcidev, offset, valuep);
1200ff3e077bSSimon Glass }
12013ba5f74aSSimon Glass #endif /* CONFIG_DM_PCI_COMPAT */
12023ba5f74aSSimon Glass
12033ba5f74aSSimon Glass /**
12043ba5f74aSSimon Glass * dm_pciauto_config_device() - configure a device ready for use
12053ba5f74aSSimon Glass *
12063ba5f74aSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the
12073ba5f74aSSimon Glass * devices are mapped into memory and I/O space ready for use.
12083ba5f74aSSimon Glass *
12093ba5f74aSSimon Glass * @dev: Device to configure
12103ba5f74aSSimon Glass * @return 0 if OK, -ve on error
12113ba5f74aSSimon Glass */
12123ba5f74aSSimon Glass int dm_pciauto_config_device(struct udevice *dev);
12133ba5f74aSSimon Glass
121436d0d3b4SSimon Glass /**
12159289db6cSSimon Glass * pci_conv_32_to_size() - convert a 32-bit read value to the given size
12169289db6cSSimon Glass *
12179289db6cSSimon Glass * Some PCI buses must always perform 32-bit reads. The data must then be
12189289db6cSSimon Glass * shifted and masked to reflect the required access size and offset. This
12199289db6cSSimon Glass * function performs this transformation.
12209289db6cSSimon Glass *
12219289db6cSSimon Glass * @value: Value to transform (32-bit value read from @offset & ~3)
12229289db6cSSimon Glass * @offset: Register offset that was read
12239289db6cSSimon Glass * @size: Required size of the result
12249289db6cSSimon Glass * @return the value that would have been obtained if the read had been
12259289db6cSSimon Glass * performed at the given offset with the correct size
12269289db6cSSimon Glass */
12279289db6cSSimon Glass ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
12289289db6cSSimon Glass
12299289db6cSSimon Glass /**
12309289db6cSSimon Glass * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
12319289db6cSSimon Glass *
12329289db6cSSimon Glass * Some PCI buses must always perform 32-bit writes. To emulate a smaller
12339289db6cSSimon Glass * write the old 32-bit data must be read, updated with the required new data
12349289db6cSSimon Glass * and written back as a 32-bit value. This function performs the
12359289db6cSSimon Glass * transformation from the old value to the new value.
12369289db6cSSimon Glass *
12379289db6cSSimon Glass * @value: Value to transform (32-bit value read from @offset & ~3)
12389289db6cSSimon Glass * @offset: Register offset that should be written
12399289db6cSSimon Glass * @size: Required size of the write
12409289db6cSSimon Glass * @return the value that should be written as a 32-bit access to @offset & ~3.
12419289db6cSSimon Glass */
12429289db6cSSimon Glass ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
12439289db6cSSimon Glass enum pci_size_t size);
12449289db6cSSimon Glass
12459289db6cSSimon Glass /**
12469f60fb0dSSimon Glass * pci_get_controller() - obtain the controller to use for a bus
12479f60fb0dSSimon Glass *
12489f60fb0dSSimon Glass * @dev: Device to check
12499f60fb0dSSimon Glass * @return pointer to the controller device for this bus
12509f60fb0dSSimon Glass */
12519f60fb0dSSimon Glass struct udevice *pci_get_controller(struct udevice *dev);
12529f60fb0dSSimon Glass
12539f60fb0dSSimon Glass /**
1254f9260336SSimon Glass * pci_get_regions() - obtain pointers to all the region types
1255f9260336SSimon Glass *
1256f9260336SSimon Glass * @dev: Device to check
1257f9260336SSimon Glass * @iop: Returns a pointer to the I/O region, or NULL if none
1258f9260336SSimon Glass * @memp: Returns a pointer to the memory region, or NULL if none
1259f9260336SSimon Glass * @prefp: Returns a pointer to the pre-fetch region, or NULL if none
1260f9260336SSimon Glass * @return the number of non-NULL regions returned, normally 3
1261f9260336SSimon Glass */
1262f9260336SSimon Glass int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1263f9260336SSimon Glass struct pci_region **memp, struct pci_region **prefp);
1264f9260336SSimon Glass
1265f9260336SSimon Glass /**
12669d731c82SSimon Glass * dm_pci_write_bar32() - Write the address of a BAR
12679d731c82SSimon Glass *
12689d731c82SSimon Glass * This writes a raw address to a bar
12699d731c82SSimon Glass *
12709d731c82SSimon Glass * @dev: PCI device to update
12719d731c82SSimon Glass * @barnum: BAR number (0-5)
12729d731c82SSimon Glass * @addr: BAR address
12739d731c82SSimon Glass */
12749d731c82SSimon Glass void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
12759d731c82SSimon Glass
12769d731c82SSimon Glass /**
1277bab17cf1SSimon Glass * dm_pci_read_bar32() - read a base address register from a device
1278bab17cf1SSimon Glass *
1279bab17cf1SSimon Glass * @dev: Device to check
1280bab17cf1SSimon Glass * @barnum: Bar number to read (numbered from 0)
1281bab17cf1SSimon Glass * @return: value of BAR
1282bab17cf1SSimon Glass */
1283bab17cf1SSimon Glass u32 dm_pci_read_bar32(struct udevice *dev, int barnum);
1284bab17cf1SSimon Glass
1285bab17cf1SSimon Glass /**
128621d1fe7eSSimon Glass * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
128721d1fe7eSSimon Glass *
128821d1fe7eSSimon Glass * @dev: Device containing the PCI address
128921d1fe7eSSimon Glass * @addr: PCI address to convert
129021d1fe7eSSimon Glass * @flags: Flags for the region type (PCI_REGION_...)
129121d1fe7eSSimon Glass * @return physical address corresponding to that PCI bus address
129221d1fe7eSSimon Glass */
129321d1fe7eSSimon Glass phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
129421d1fe7eSSimon Glass unsigned long flags);
129521d1fe7eSSimon Glass
129621d1fe7eSSimon Glass /**
129721d1fe7eSSimon Glass * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
129821d1fe7eSSimon Glass *
129921d1fe7eSSimon Glass * @dev: Device containing the bus address
130021d1fe7eSSimon Glass * @addr: Physical address to convert
130121d1fe7eSSimon Glass * @flags: Flags for the region type (PCI_REGION_...)
130221d1fe7eSSimon Glass * @return PCI bus address corresponding to that physical address
130321d1fe7eSSimon Glass */
130421d1fe7eSSimon Glass pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
130521d1fe7eSSimon Glass unsigned long flags);
130621d1fe7eSSimon Glass
130721d1fe7eSSimon Glass /**
130821d1fe7eSSimon Glass * dm_pci_map_bar() - get a virtual address associated with a BAR region
130921d1fe7eSSimon Glass *
131021d1fe7eSSimon Glass * Looks up a base address register and finds the physical memory address
131121d1fe7eSSimon Glass * that corresponds to it
131221d1fe7eSSimon Glass *
131321d1fe7eSSimon Glass * @dev: Device to check
131421d1fe7eSSimon Glass * @bar: Bar number to read (numbered from 0)
131521d1fe7eSSimon Glass * @flags: Flags for the region type (PCI_REGION_...)
131621d1fe7eSSimon Glass * @return: pointer to the virtual address to use
131721d1fe7eSSimon Glass */
131821d1fe7eSSimon Glass void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
131921d1fe7eSSimon Glass
1320dac01fd8SBin Meng /**
1321a8c5f8d3SBin Meng * dm_pci_find_next_capability() - find a capability starting from an offset
1322a8c5f8d3SBin Meng *
1323a8c5f8d3SBin Meng * Tell if a device supports a given PCI capability. Returns the
1324a8c5f8d3SBin Meng * address of the requested capability structure within the device's
1325a8c5f8d3SBin Meng * PCI configuration space or 0 in case the device does not support it.
1326a8c5f8d3SBin Meng *
1327a8c5f8d3SBin Meng * Possible values for @cap:
1328a8c5f8d3SBin Meng *
1329a8c5f8d3SBin Meng * %PCI_CAP_ID_MSI Message Signalled Interrupts
1330a8c5f8d3SBin Meng * %PCI_CAP_ID_PCIX PCI-X
1331a8c5f8d3SBin Meng * %PCI_CAP_ID_EXP PCI Express
1332a8c5f8d3SBin Meng * %PCI_CAP_ID_MSIX MSI-X
1333a8c5f8d3SBin Meng *
1334a8c5f8d3SBin Meng * See PCI_CAP_ID_xxx for the complete capability ID codes.
1335a8c5f8d3SBin Meng *
1336a8c5f8d3SBin Meng * @dev: PCI device to query
1337a8c5f8d3SBin Meng * @start: offset to start from
1338a8c5f8d3SBin Meng * @cap: capability code
1339a8c5f8d3SBin Meng * @return: capability address or 0 if not supported
1340a8c5f8d3SBin Meng */
1341a8c5f8d3SBin Meng int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1342a8c5f8d3SBin Meng
1343a8c5f8d3SBin Meng /**
1344dac01fd8SBin Meng * dm_pci_find_capability() - find a capability
1345dac01fd8SBin Meng *
1346dac01fd8SBin Meng * Tell if a device supports a given PCI capability. Returns the
1347dac01fd8SBin Meng * address of the requested capability structure within the device's
1348dac01fd8SBin Meng * PCI configuration space or 0 in case the device does not support it.
1349dac01fd8SBin Meng *
1350dac01fd8SBin Meng * Possible values for @cap:
1351dac01fd8SBin Meng *
1352dac01fd8SBin Meng * %PCI_CAP_ID_MSI Message Signalled Interrupts
1353dac01fd8SBin Meng * %PCI_CAP_ID_PCIX PCI-X
1354dac01fd8SBin Meng * %PCI_CAP_ID_EXP PCI Express
1355dac01fd8SBin Meng * %PCI_CAP_ID_MSIX MSI-X
1356dac01fd8SBin Meng *
1357dac01fd8SBin Meng * See PCI_CAP_ID_xxx for the complete capability ID codes.
1358dac01fd8SBin Meng *
1359dac01fd8SBin Meng * @dev: PCI device to query
1360dac01fd8SBin Meng * @cap: capability code
1361dac01fd8SBin Meng * @return: capability address or 0 if not supported
1362dac01fd8SBin Meng */
1363dac01fd8SBin Meng int dm_pci_find_capability(struct udevice *dev, int cap);
1364dac01fd8SBin Meng
1365dac01fd8SBin Meng /**
1366a8c5f8d3SBin Meng * dm_pci_find_next_ext_capability() - find an extended capability
1367a8c5f8d3SBin Meng * starting from an offset
1368a8c5f8d3SBin Meng *
1369a8c5f8d3SBin Meng * Tell if a device supports a given PCI express extended capability.
1370a8c5f8d3SBin Meng * Returns the address of the requested extended capability structure
1371a8c5f8d3SBin Meng * within the device's PCI configuration space or 0 in case the device
1372a8c5f8d3SBin Meng * does not support it.
1373a8c5f8d3SBin Meng *
1374a8c5f8d3SBin Meng * Possible values for @cap:
1375a8c5f8d3SBin Meng *
1376a8c5f8d3SBin Meng * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1377a8c5f8d3SBin Meng * %PCI_EXT_CAP_ID_VC Virtual Channel
1378a8c5f8d3SBin Meng * %PCI_EXT_CAP_ID_DSN Device Serial Number
1379a8c5f8d3SBin Meng * %PCI_EXT_CAP_ID_PWR Power Budgeting
1380a8c5f8d3SBin Meng *
1381a8c5f8d3SBin Meng * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1382a8c5f8d3SBin Meng *
1383a8c5f8d3SBin Meng * @dev: PCI device to query
1384a8c5f8d3SBin Meng * @start: offset to start from
1385a8c5f8d3SBin Meng * @cap: extended capability code
1386a8c5f8d3SBin Meng * @return: extended capability address or 0 if not supported
1387a8c5f8d3SBin Meng */
1388a8c5f8d3SBin Meng int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1389a8c5f8d3SBin Meng
1390a8c5f8d3SBin Meng /**
1391dac01fd8SBin Meng * dm_pci_find_ext_capability() - find an extended capability
1392dac01fd8SBin Meng *
1393dac01fd8SBin Meng * Tell if a device supports a given PCI express extended capability.
1394dac01fd8SBin Meng * Returns the address of the requested extended capability structure
1395dac01fd8SBin Meng * within the device's PCI configuration space or 0 in case the device
1396dac01fd8SBin Meng * does not support it.
1397dac01fd8SBin Meng *
1398dac01fd8SBin Meng * Possible values for @cap:
1399dac01fd8SBin Meng *
1400dac01fd8SBin Meng * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1401dac01fd8SBin Meng * %PCI_EXT_CAP_ID_VC Virtual Channel
1402dac01fd8SBin Meng * %PCI_EXT_CAP_ID_DSN Device Serial Number
1403dac01fd8SBin Meng * %PCI_EXT_CAP_ID_PWR Power Budgeting
1404dac01fd8SBin Meng *
1405dac01fd8SBin Meng * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1406dac01fd8SBin Meng *
1407dac01fd8SBin Meng * @dev: PCI device to query
1408dac01fd8SBin Meng * @cap: extended capability code
1409dac01fd8SBin Meng * @return: extended capability address or 0 if not supported
1410dac01fd8SBin Meng */
1411dac01fd8SBin Meng int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1412dac01fd8SBin Meng
141321d1fe7eSSimon Glass #define dm_pci_virt_to_bus(dev, addr, flags) \
141421d1fe7eSSimon Glass dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
141521d1fe7eSSimon Glass #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
141621d1fe7eSSimon Glass map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
141721d1fe7eSSimon Glass (len), (map_flags))
141821d1fe7eSSimon Glass
141921d1fe7eSSimon Glass #define dm_pci_phys_to_mem(dev, addr) \
142021d1fe7eSSimon Glass dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
142121d1fe7eSSimon Glass #define dm_pci_mem_to_phys(dev, addr) \
142221d1fe7eSSimon Glass dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
142321d1fe7eSSimon Glass #define dm_pci_phys_to_io(dev, addr) \
142421d1fe7eSSimon Glass dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
142521d1fe7eSSimon Glass #define dm_pci_io_to_phys(dev, addr) \
142621d1fe7eSSimon Glass dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
142721d1fe7eSSimon Glass
142821d1fe7eSSimon Glass #define dm_pci_virt_to_mem(dev, addr) \
142921d1fe7eSSimon Glass dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
143021d1fe7eSSimon Glass #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
143121d1fe7eSSimon Glass dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
143221d1fe7eSSimon Glass #define dm_pci_virt_to_io(dev, addr) \
14334974a6ffSSimon Glass dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
143421d1fe7eSSimon Glass #define dm_pci_io_to_virt(dev, addr, len, map_flags) \
14354974a6ffSSimon Glass dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
143621d1fe7eSSimon Glass
143721d1fe7eSSimon Glass /**
14385c0bf647SSimon Glass * dm_pci_find_device() - find a device by vendor/device ID
14395c0bf647SSimon Glass *
14405c0bf647SSimon Glass * @vendor: Vendor ID
14415c0bf647SSimon Glass * @device: Device ID
14425c0bf647SSimon Glass * @index: 0 to find the first match, 1 for second, etc.
14435c0bf647SSimon Glass * @devp: Returns pointer to the device, if found
14445c0bf647SSimon Glass * @return 0 if found, -ve on error
14455c0bf647SSimon Glass */
14465c0bf647SSimon Glass int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
14475c0bf647SSimon Glass struct udevice **devp);
14485c0bf647SSimon Glass
14495c0bf647SSimon Glass /**
1450a0eb8356SSimon Glass * dm_pci_find_class() - find a device by class
1451a0eb8356SSimon Glass *
1452a0eb8356SSimon Glass * @find_class: 3-byte (24-bit) class value to find
1453a0eb8356SSimon Glass * @index: 0 to find the first match, 1 for second, etc.
1454a0eb8356SSimon Glass * @devp: Returns pointer to the device, if found
1455a0eb8356SSimon Glass * @return 0 if found, -ve on error
1456a0eb8356SSimon Glass */
1457a0eb8356SSimon Glass int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1458a0eb8356SSimon Glass
1459a0eb8356SSimon Glass /**
146036d0d3b4SSimon Glass * struct dm_pci_emul_ops - PCI device emulator operations
146136d0d3b4SSimon Glass */
146236d0d3b4SSimon Glass struct dm_pci_emul_ops {
146336d0d3b4SSimon Glass /**
146436d0d3b4SSimon Glass * get_devfn(): Check which device and function this emulators
146536d0d3b4SSimon Glass *
146636d0d3b4SSimon Glass * @dev: device to check
146736d0d3b4SSimon Glass * @return the device and function this emulates, or -ve on error
146836d0d3b4SSimon Glass */
146936d0d3b4SSimon Glass int (*get_devfn)(struct udevice *dev);
147036d0d3b4SSimon Glass /**
147136d0d3b4SSimon Glass * read_config() - Read a PCI configuration value
147236d0d3b4SSimon Glass *
147336d0d3b4SSimon Glass * @dev: Emulated device to read from
147436d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space
147536d0d3b4SSimon Glass * @valuep: Place to put the returned value
147636d0d3b4SSimon Glass * @size: Access size
147736d0d3b4SSimon Glass * @return 0 if OK, -ve on error
147836d0d3b4SSimon Glass */
147936d0d3b4SSimon Glass int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
148036d0d3b4SSimon Glass enum pci_size_t size);
148136d0d3b4SSimon Glass /**
148236d0d3b4SSimon Glass * write_config() - Write a PCI configuration value
148336d0d3b4SSimon Glass *
148436d0d3b4SSimon Glass * @dev: Emulated device to write to
148536d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space
148636d0d3b4SSimon Glass * @value: Value to write
148736d0d3b4SSimon Glass * @size: Access size
148836d0d3b4SSimon Glass * @return 0 if OK, -ve on error
148936d0d3b4SSimon Glass */
149036d0d3b4SSimon Glass int (*write_config)(struct udevice *dev, uint offset, ulong value,
149136d0d3b4SSimon Glass enum pci_size_t size);
149236d0d3b4SSimon Glass /**
149336d0d3b4SSimon Glass * read_io() - Read a PCI I/O value
149436d0d3b4SSimon Glass *
149536d0d3b4SSimon Glass * @dev: Emulated device to read from
149636d0d3b4SSimon Glass * @addr: I/O address to read
149736d0d3b4SSimon Glass * @valuep: Place to put the returned value
149836d0d3b4SSimon Glass * @size: Access size
149936d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
150036d0d3b4SSimon Glass * other -ve value on error
150136d0d3b4SSimon Glass */
150236d0d3b4SSimon Glass int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
150336d0d3b4SSimon Glass enum pci_size_t size);
150436d0d3b4SSimon Glass /**
150536d0d3b4SSimon Glass * write_io() - Write a PCI I/O value
150636d0d3b4SSimon Glass *
150736d0d3b4SSimon Glass * @dev: Emulated device to write from
150836d0d3b4SSimon Glass * @addr: I/O address to write
150936d0d3b4SSimon Glass * @value: Value to write
151036d0d3b4SSimon Glass * @size: Access size
151136d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
151236d0d3b4SSimon Glass * other -ve value on error
151336d0d3b4SSimon Glass */
151436d0d3b4SSimon Glass int (*write_io)(struct udevice *dev, unsigned int addr,
151536d0d3b4SSimon Glass ulong value, enum pci_size_t size);
151636d0d3b4SSimon Glass /**
151736d0d3b4SSimon Glass * map_physmem() - Map a device into sandbox memory
151836d0d3b4SSimon Glass *
151936d0d3b4SSimon Glass * @dev: Emulated device to map
152036d0d3b4SSimon Glass * @addr: Memory address, normally corresponding to a PCI BAR.
152136d0d3b4SSimon Glass * The device should have been configured to have a BAR
152236d0d3b4SSimon Glass * at this address.
152336d0d3b4SSimon Glass * @lenp: On entry, the size of the area to map, On exit it is
152436d0d3b4SSimon Glass * updated to the size actually mapped, which may be less
152536d0d3b4SSimon Glass * if the device has less space
152636d0d3b4SSimon Glass * @ptrp: Returns a pointer to the mapped address. The device's
152736d0d3b4SSimon Glass * space can be accessed as @lenp bytes starting here
152836d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
152936d0d3b4SSimon Glass * other -ve value on error
153036d0d3b4SSimon Glass */
153136d0d3b4SSimon Glass int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
153236d0d3b4SSimon Glass unsigned long *lenp, void **ptrp);
153336d0d3b4SSimon Glass /**
153436d0d3b4SSimon Glass * unmap_physmem() - undo a memory mapping
153536d0d3b4SSimon Glass *
153636d0d3b4SSimon Glass * This must be called after map_physmem() to undo the mapping.
153736d0d3b4SSimon Glass * Some devices can use this to check what has been written into
153836d0d3b4SSimon Glass * their mapped memory and perform an operations they require on it.
153936d0d3b4SSimon Glass * In this way, map/unmap can be used as a sort of handshake between
154036d0d3b4SSimon Glass * the emulated device and its users.
154136d0d3b4SSimon Glass *
154236d0d3b4SSimon Glass * @dev: Emuated device to unmap
154336d0d3b4SSimon Glass * @vaddr: Mapped memory address, as passed to map_physmem()
154436d0d3b4SSimon Glass * @len: Size of area mapped, as returned by map_physmem()
154536d0d3b4SSimon Glass * @return 0 if OK, -ve on error
154636d0d3b4SSimon Glass */
154736d0d3b4SSimon Glass int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
154836d0d3b4SSimon Glass unsigned long len);
154936d0d3b4SSimon Glass };
155036d0d3b4SSimon Glass
155136d0d3b4SSimon Glass /* Get access to a PCI device emulator's operations */
155236d0d3b4SSimon Glass #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
155336d0d3b4SSimon Glass
155436d0d3b4SSimon Glass /**
155536d0d3b4SSimon Glass * sandbox_pci_get_emul() - Get the emulation device for a PCI device
155636d0d3b4SSimon Glass *
155736d0d3b4SSimon Glass * Searches for a suitable emulator for the given PCI bus device
155836d0d3b4SSimon Glass *
155936d0d3b4SSimon Glass * @bus: PCI bus to search
156036d0d3b4SSimon Glass * @find_devfn: PCI device and function address (PCI_DEVFN())
15614345998aSBin Meng * @containerp: Returns container device if found
156236d0d3b4SSimon Glass * @emulp: Returns emulated device if found
156336d0d3b4SSimon Glass * @return 0 if found, -ENODEV if not found
156436d0d3b4SSimon Glass */
156536d0d3b4SSimon Glass int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
15664345998aSBin Meng struct udevice **containerp, struct udevice **emulp);
156736d0d3b4SSimon Glass
1568b5214200SStefan Roese /**
1569b5214200SStefan Roese * pci_get_devfn() - Extract the devfn from fdt_pci_addr of the device
1570b5214200SStefan Roese *
1571b5214200SStefan Roese * Get devfn from fdt_pci_addr of the specifified device
1572b5214200SStefan Roese *
1573b5214200SStefan Roese * @dev: PCI device
1574b5214200SStefan Roese * @return devfn in bits 15...8 if found, -ENODEV if not found
1575b5214200SStefan Roese */
1576b5214200SStefan Roese int pci_get_devfn(struct udevice *dev);
1577b5214200SStefan Roese
1578aba92962SSimon Glass #endif /* CONFIG_DM_PCI */
1579aba92962SSimon Glass
1580aba92962SSimon Glass /**
1581aba92962SSimon Glass * PCI_DEVICE - macro used to describe a specific pci device
1582aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID
1583aba92962SSimon Glass * @dev: the 16 bit PCI Device ID
1584aba92962SSimon Glass *
1585aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a
1586aba92962SSimon Glass * specific device. The subvendor and subdevice fields will be set to
1587aba92962SSimon Glass * PCI_ANY_ID.
1588aba92962SSimon Glass */
1589aba92962SSimon Glass #define PCI_DEVICE(vend, dev) \
1590aba92962SSimon Glass .vendor = (vend), .device = (dev), \
1591aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1592aba92962SSimon Glass
1593aba92962SSimon Glass /**
1594aba92962SSimon Glass * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1595aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID
1596aba92962SSimon Glass * @dev: the 16 bit PCI Device ID
1597aba92962SSimon Glass * @subvend: the 16 bit PCI Subvendor ID
1598aba92962SSimon Glass * @subdev: the 16 bit PCI Subdevice ID
1599aba92962SSimon Glass *
1600aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a
1601aba92962SSimon Glass * specific device with subsystem information.
1602aba92962SSimon Glass */
1603aba92962SSimon Glass #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1604aba92962SSimon Glass .vendor = (vend), .device = (dev), \
1605aba92962SSimon Glass .subvendor = (subvend), .subdevice = (subdev)
1606aba92962SSimon Glass
1607aba92962SSimon Glass /**
1608aba92962SSimon Glass * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1609aba92962SSimon Glass * @dev_class: the class, subclass, prog-if triple for this device
1610aba92962SSimon Glass * @dev_class_mask: the class mask for this device
1611aba92962SSimon Glass *
1612aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a
1613aba92962SSimon Glass * specific PCI class. The vendor, device, subvendor, and subdevice
1614aba92962SSimon Glass * fields will be set to PCI_ANY_ID.
1615aba92962SSimon Glass */
1616aba92962SSimon Glass #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1617aba92962SSimon Glass .class = (dev_class), .class_mask = (dev_class_mask), \
1618aba92962SSimon Glass .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1619aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1620aba92962SSimon Glass
1621aba92962SSimon Glass /**
1622aba92962SSimon Glass * PCI_VDEVICE - macro used to describe a specific pci device in short form
1623aba92962SSimon Glass * @vend: the vendor name
1624aba92962SSimon Glass * @dev: the 16 bit PCI Device ID
1625aba92962SSimon Glass *
1626aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a
1627aba92962SSimon Glass * specific PCI device. The subvendor, and subdevice fields will be set
1628aba92962SSimon Glass * to PCI_ANY_ID. The macro allows the next field to follow as the device
1629aba92962SSimon Glass * private data.
1630aba92962SSimon Glass */
1631aba92962SSimon Glass
1632aba92962SSimon Glass #define PCI_VDEVICE(vend, dev) \
1633aba92962SSimon Glass .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1634aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1635aba92962SSimon Glass
1636aba92962SSimon Glass /**
1637aba92962SSimon Glass * struct pci_driver_entry - Matches a driver to its pci_device_id list
1638aba92962SSimon Glass * @driver: Driver to use
1639aba92962SSimon Glass * @match: List of match records for this driver, terminated by {}
1640aba92962SSimon Glass */
1641aba92962SSimon Glass struct pci_driver_entry {
1642aba92962SSimon Glass struct driver *driver;
1643aba92962SSimon Glass const struct pci_device_id *match;
1644aba92962SSimon Glass };
1645aba92962SSimon Glass
1646aba92962SSimon Glass #define U_BOOT_PCI_DEVICE(__name, __match) \
1647aba92962SSimon Glass ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1648aba92962SSimon Glass .driver = llsym(struct driver, __name, driver), \
1649aba92962SSimon Glass .match = __match, \
1650aba92962SSimon Glass }
1651ff3e077bSSimon Glass
1652fa5cec03SPaul Burton #endif /* __ASSEMBLY__ */
1653c609719bSwdenk #endif /* _PCI_H */
1654