xref: /openbmc/u-boot/arch/x86/cpu/irq.c (revision 66398944f53921ec641e1c2202390933767dbb87)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29c7dea60SBin Meng /*
39c7dea60SBin Meng  * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
49c7dea60SBin Meng  */
59c7dea60SBin Meng 
69c7dea60SBin Meng #include <common.h>
7e76187a3SSimon Glass #include <dm.h>
89c7dea60SBin Meng #include <errno.h>
99c7dea60SBin Meng #include <fdtdec.h>
109c7dea60SBin Meng #include <malloc.h>
119c7dea60SBin Meng #include <asm/io.h>
129c7dea60SBin Meng #include <asm/irq.h>
139c7dea60SBin Meng #include <asm/pci.h>
149c7dea60SBin Meng #include <asm/pirq_routing.h>
1510d569eaSBin Meng #include <asm/tables.h>
169c7dea60SBin Meng 
179c7dea60SBin Meng DECLARE_GLOBAL_DATA_PTR;
189c7dea60SBin Meng 
19*51050ff0SBin Meng /**
20*51050ff0SBin Meng  * pirq_reg_to_linkno() - Convert a PIRQ routing register offset to link number
21*51050ff0SBin Meng  *
22*51050ff0SBin Meng  * @priv:	IRQ router driver's priv data
23*51050ff0SBin Meng  * @reg:	PIRQ routing register offset from the base address
24*51050ff0SBin Meng  * @return:	PIRQ link number (0 for PIRQA, 1 for PIRQB, etc)
25*51050ff0SBin Meng  */
pirq_reg_to_linkno(struct irq_router * priv,int reg)26*51050ff0SBin Meng static inline int pirq_reg_to_linkno(struct irq_router *priv, int reg)
27*51050ff0SBin Meng {
28*51050ff0SBin Meng 	int linkno = 0;
29*51050ff0SBin Meng 
30*51050ff0SBin Meng 	if (priv->has_regmap) {
31*51050ff0SBin Meng 		struct pirq_regmap *map = priv->regmap;
32*51050ff0SBin Meng 		int i;
33*51050ff0SBin Meng 
34*51050ff0SBin Meng 		for (i = 0; i < priv->link_num; i++) {
35*51050ff0SBin Meng 			if (reg - priv->link_base == map->offset) {
36*51050ff0SBin Meng 				linkno = map->link;
37*51050ff0SBin Meng 				break;
38*51050ff0SBin Meng 			}
39*51050ff0SBin Meng 			map++;
40*51050ff0SBin Meng 		}
41*51050ff0SBin Meng 	} else {
42*51050ff0SBin Meng 		linkno = reg - priv->link_base;
43*51050ff0SBin Meng 	}
44*51050ff0SBin Meng 
45*51050ff0SBin Meng 	return linkno;
46*51050ff0SBin Meng }
47*51050ff0SBin Meng 
48*51050ff0SBin Meng /**
49*51050ff0SBin Meng  * pirq_linkno_to_reg() - Convert a PIRQ link number to routing register offset
50*51050ff0SBin Meng  *
51*51050ff0SBin Meng  * @priv:	IRQ router driver's priv data
52*51050ff0SBin Meng  * @linkno:	PIRQ link number (0 for PIRQA, 1 for PIRQB, etc)
53*51050ff0SBin Meng  * @return:	PIRQ routing register offset from the base address
54*51050ff0SBin Meng  */
pirq_linkno_to_reg(struct irq_router * priv,int linkno)55*51050ff0SBin Meng static inline int pirq_linkno_to_reg(struct irq_router *priv, int linkno)
56*51050ff0SBin Meng {
57*51050ff0SBin Meng 	int reg = 0;
58*51050ff0SBin Meng 
59*51050ff0SBin Meng 	if (priv->has_regmap) {
60*51050ff0SBin Meng 		struct pirq_regmap *map = priv->regmap;
61*51050ff0SBin Meng 		int i;
62*51050ff0SBin Meng 
63*51050ff0SBin Meng 		for (i = 0; i < priv->link_num; i++) {
64*51050ff0SBin Meng 			if (linkno == map->link) {
65*51050ff0SBin Meng 				reg = map->offset + priv->link_base;
66*51050ff0SBin Meng 				break;
67*51050ff0SBin Meng 			}
68*51050ff0SBin Meng 			map++;
69*51050ff0SBin Meng 		}
70*51050ff0SBin Meng 	} else {
71*51050ff0SBin Meng 		reg = linkno + priv->link_base;
72*51050ff0SBin Meng 	}
73*51050ff0SBin Meng 
74*51050ff0SBin Meng 	return reg;
75*51050ff0SBin Meng }
76*51050ff0SBin Meng 
pirq_check_irq_routed(struct udevice * dev,int link,u8 irq)77b46c2088SBin Meng bool pirq_check_irq_routed(struct udevice *dev, int link, u8 irq)
789c7dea60SBin Meng {
79b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
809c7dea60SBin Meng 	u8 pirq;
819c7dea60SBin Meng 
82b46c2088SBin Meng 	if (priv->config == PIRQ_VIA_PCI)
83594d089cSBin Meng 		dm_pci_read_config8(dev->parent,
84*51050ff0SBin Meng 				    pirq_linkno_to_reg(priv, link), &pirq);
859c7dea60SBin Meng 	else
86594d089cSBin Meng 		pirq = readb((uintptr_t)priv->ibase +
87*51050ff0SBin Meng 			     pirq_linkno_to_reg(priv, link));
889c7dea60SBin Meng 
899c7dea60SBin Meng 	pirq &= 0xf;
909c7dea60SBin Meng 
919c7dea60SBin Meng 	/* IRQ# 0/1/2/8/13 are reserved */
929c7dea60SBin Meng 	if (pirq < 3 || pirq == 8 || pirq == 13)
939c7dea60SBin Meng 		return false;
949c7dea60SBin Meng 
959c7dea60SBin Meng 	return pirq == irq ? true : false;
969c7dea60SBin Meng }
979c7dea60SBin Meng 
pirq_translate_link(struct udevice * dev,int link)98b46c2088SBin Meng int pirq_translate_link(struct udevice *dev, int link)
999c7dea60SBin Meng {
100b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
101b46c2088SBin Meng 
102*51050ff0SBin Meng 	return pirq_reg_to_linkno(priv, link);
1039c7dea60SBin Meng }
1049c7dea60SBin Meng 
pirq_assign_irq(struct udevice * dev,int link,u8 irq)105b46c2088SBin Meng void pirq_assign_irq(struct udevice *dev, int link, u8 irq)
1069c7dea60SBin Meng {
107b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
1089c7dea60SBin Meng 
1099c7dea60SBin Meng 	/* IRQ# 0/1/2/8/13 are reserved */
1109c7dea60SBin Meng 	if (irq < 3 || irq == 8 || irq == 13)
1119c7dea60SBin Meng 		return;
1129c7dea60SBin Meng 
113b46c2088SBin Meng 	if (priv->config == PIRQ_VIA_PCI)
114594d089cSBin Meng 		dm_pci_write_config8(dev->parent,
115*51050ff0SBin Meng 				     pirq_linkno_to_reg(priv, link), irq);
1169c7dea60SBin Meng 	else
117594d089cSBin Meng 		writeb(irq, (uintptr_t)priv->ibase +
118*51050ff0SBin Meng 		       pirq_linkno_to_reg(priv, link));
1199c7dea60SBin Meng }
1209c7dea60SBin Meng 
check_dup_entry(struct irq_info * slot_base,int entry_num,int bus,int device)121df81749dSBin Meng static struct irq_info *check_dup_entry(struct irq_info *slot_base,
122df81749dSBin Meng 					int entry_num, int bus, int device)
1239c7dea60SBin Meng {
124df81749dSBin Meng 	struct irq_info *slot = slot_base;
125df81749dSBin Meng 	int i;
1269c7dea60SBin Meng 
127df81749dSBin Meng 	for (i = 0; i < entry_num; i++) {
128df81749dSBin Meng 		if (slot->bus == bus && slot->devfn == (device << 3))
129df81749dSBin Meng 			break;
130df81749dSBin Meng 		slot++;
131df81749dSBin Meng 	}
132df81749dSBin Meng 
133df81749dSBin Meng 	return (i == entry_num) ? NULL : slot;
134df81749dSBin Meng }
135df81749dSBin Meng 
fill_irq_info(struct irq_router * priv,struct irq_info * slot,int bus,int device,int pin,int pirq)136b46c2088SBin Meng static inline void fill_irq_info(struct irq_router *priv, struct irq_info *slot,
137b46c2088SBin Meng 				 int bus, int device, int pin, int pirq)
138df81749dSBin Meng {
1399c7dea60SBin Meng 	slot->bus = bus;
1408c38e4d0SBin Meng 	slot->devfn = (device << 3) | 0;
141*51050ff0SBin Meng 	slot->irq[pin - 1].link = pirq_linkno_to_reg(priv, pirq);
142b46c2088SBin Meng 	slot->irq[pin - 1].bitmap = priv->irq_mask;
1439c7dea60SBin Meng }
1449c7dea60SBin Meng 
create_pirq_routing_table(struct udevice * dev)145b565d66dSSimon Glass static int create_pirq_routing_table(struct udevice *dev)
1469c7dea60SBin Meng {
147b46c2088SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
1489c7dea60SBin Meng 	const void *blob = gd->fdt_blob;
1499c7dea60SBin Meng 	int node;
1509c7dea60SBin Meng 	int len, count;
1519c7dea60SBin Meng 	const u32 *cell;
152*51050ff0SBin Meng 	struct pirq_regmap *map;
1539c7dea60SBin Meng 	struct irq_routing_table *rt;
154df81749dSBin Meng 	struct irq_info *slot, *slot_base;
1559c7dea60SBin Meng 	int irq_entries = 0;
1569c7dea60SBin Meng 	int i;
1579c7dea60SBin Meng 	int ret;
1589c7dea60SBin Meng 
159e160f7d4SSimon Glass 	node = dev_of_offset(dev);
1609c7dea60SBin Meng 
1619c7dea60SBin Meng 	/* extract the bdf from fdt_pci_addr */
162b46c2088SBin Meng 	priv->bdf = dm_pci_get_bdf(dev->parent);
1639c7dea60SBin Meng 
164b02e4044SSimon Glass 	ret = fdt_stringlist_search(blob, node, "intel,pirq-config", "pci");
1659c7dea60SBin Meng 	if (!ret) {
166b46c2088SBin Meng 		priv->config = PIRQ_VIA_PCI;
1679c7dea60SBin Meng 	} else {
168b02e4044SSimon Glass 		ret = fdt_stringlist_search(blob, node, "intel,pirq-config",
169b02e4044SSimon Glass 					    "ibase");
1709c7dea60SBin Meng 		if (!ret)
171b46c2088SBin Meng 			priv->config = PIRQ_VIA_IBASE;
1729c7dea60SBin Meng 		else
1739c7dea60SBin Meng 			return -EINVAL;
1749c7dea60SBin Meng 	}
1759c7dea60SBin Meng 
176dcec5d56SBin Meng 	cell = fdt_getprop(blob, node, "intel,pirq-link", &len);
177dcec5d56SBin Meng 	if (!cell || len != 8)
178dcec5d56SBin Meng 		return -EINVAL;
179dcec5d56SBin Meng 	priv->link_base = fdt_addr_to_cpu(cell[0]);
180dcec5d56SBin Meng 	priv->link_num = fdt_addr_to_cpu(cell[1]);
181dcec5d56SBin Meng 	if (priv->link_num > CONFIG_MAX_PIRQ_LINKS) {
182dcec5d56SBin Meng 		debug("Limiting supported PIRQ link number from %d to %d\n",
183dcec5d56SBin Meng 		      priv->link_num, CONFIG_MAX_PIRQ_LINKS);
184dcec5d56SBin Meng 		priv->link_num = CONFIG_MAX_PIRQ_LINKS;
185dcec5d56SBin Meng 	}
1869c7dea60SBin Meng 
187*51050ff0SBin Meng 	cell = fdt_getprop(blob, node, "intel,pirq-regmap", &len);
188*51050ff0SBin Meng 	if (cell) {
189*51050ff0SBin Meng 		if (len % sizeof(struct pirq_regmap))
190*51050ff0SBin Meng 			return -EINVAL;
191*51050ff0SBin Meng 
192*51050ff0SBin Meng 		count = len / sizeof(struct pirq_regmap);
193*51050ff0SBin Meng 		if (count < priv->link_num) {
194*51050ff0SBin Meng 			printf("Number of pirq-regmap entires is wrong\n");
195*51050ff0SBin Meng 			return -EINVAL;
196*51050ff0SBin Meng 		}
197*51050ff0SBin Meng 
198*51050ff0SBin Meng 		count = priv->link_num;
199*51050ff0SBin Meng 		priv->regmap = calloc(count, sizeof(struct pirq_regmap));
200*51050ff0SBin Meng 		if (!priv->regmap)
201*51050ff0SBin Meng 			return -ENOMEM;
202*51050ff0SBin Meng 
203*51050ff0SBin Meng 		priv->has_regmap = true;
204*51050ff0SBin Meng 		map = priv->regmap;
205*51050ff0SBin Meng 		for (i = 0; i < count; i++) {
206*51050ff0SBin Meng 			map->link = fdt_addr_to_cpu(cell[0]);
207*51050ff0SBin Meng 			map->offset = fdt_addr_to_cpu(cell[1]);
208*51050ff0SBin Meng 
209*51050ff0SBin Meng 			cell += sizeof(struct pirq_regmap) / sizeof(u32);
210*51050ff0SBin Meng 			map++;
211*51050ff0SBin Meng 		}
212*51050ff0SBin Meng 	}
213*51050ff0SBin Meng 
214b46c2088SBin Meng 	priv->irq_mask = fdtdec_get_int(blob, node,
2159c7dea60SBin Meng 					"intel,pirq-mask", PIRQ_BITMAP);
2169c7dea60SBin Meng 
21707ac84eaSBin Meng 	if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) {
21807ac84eaSBin Meng 		/* Reserve IRQ9 for SCI */
21907ac84eaSBin Meng 		priv->irq_mask &= ~(1 << 9);
22007ac84eaSBin Meng 	}
22107ac84eaSBin Meng 
222b46c2088SBin Meng 	if (priv->config == PIRQ_VIA_IBASE) {
2239c7dea60SBin Meng 		int ibase_off;
2249c7dea60SBin Meng 
2259c7dea60SBin Meng 		ibase_off = fdtdec_get_int(blob, node, "intel,ibase-offset", 0);
2269c7dea60SBin Meng 		if (!ibase_off)
2279c7dea60SBin Meng 			return -EINVAL;
2289c7dea60SBin Meng 
2299c7dea60SBin Meng 		/*
2309c7dea60SBin Meng 		 * Here we assume that the IBASE register has already been
2319c7dea60SBin Meng 		 * properly configured by U-Boot before.
2329c7dea60SBin Meng 		 *
2339c7dea60SBin Meng 		 * By 'valid' we mean:
2349c7dea60SBin Meng 		 *   1) a valid memory space carved within system memory space
2359c7dea60SBin Meng 		 *      assigned to IBASE register block.
2369c7dea60SBin Meng 		 *   2) memory range decoding is enabled.
2379c7dea60SBin Meng 		 * Hence we don't do any santify test here.
2389c7dea60SBin Meng 		 */
239248c4faaSBin Meng 		dm_pci_read_config32(dev->parent, ibase_off, &priv->ibase);
240b46c2088SBin Meng 		priv->ibase &= ~0xf;
2419c7dea60SBin Meng 	}
2429c7dea60SBin Meng 
243d4e61f50SBin Meng 	priv->actl_8bit = fdtdec_get_bool(blob, node, "intel,actl-8bit");
244d4e61f50SBin Meng 	priv->actl_addr = fdtdec_get_int(blob, node, "intel,actl-addr", 0);
245d4e61f50SBin Meng 
2469c7dea60SBin Meng 	cell = fdt_getprop(blob, node, "intel,pirq-routing", &len);
2479e3ff9c2SSimon Glass 	if (!cell || len % sizeof(struct pirq_routing))
2489c7dea60SBin Meng 		return -EINVAL;
2499c7dea60SBin Meng 	count = len / sizeof(struct pirq_routing);
2509c7dea60SBin Meng 
2519e3ff9c2SSimon Glass 	rt = calloc(1, sizeof(struct irq_routing_table));
2529c7dea60SBin Meng 	if (!rt)
2539c7dea60SBin Meng 		return -ENOMEM;
2549c7dea60SBin Meng 
2559c7dea60SBin Meng 	/* Populate the PIRQ table fields */
2569c7dea60SBin Meng 	rt->signature = PIRQ_SIGNATURE;
2579c7dea60SBin Meng 	rt->version = PIRQ_VERSION;
258b46c2088SBin Meng 	rt->rtr_bus = PCI_BUS(priv->bdf);
259b46c2088SBin Meng 	rt->rtr_devfn = (PCI_DEV(priv->bdf) << 3) | PCI_FUNC(priv->bdf);
2609c7dea60SBin Meng 	rt->rtr_vendor = PCI_VENDOR_ID_INTEL;
2619c7dea60SBin Meng 	rt->rtr_device = PCI_DEVICE_ID_INTEL_ICH7_31;
2629c7dea60SBin Meng 
263df81749dSBin Meng 	slot_base = rt->slots;
2649c7dea60SBin Meng 
2659c7dea60SBin Meng 	/* Now fill in the irq_info entries in the PIRQ table */
2669e3ff9c2SSimon Glass 	for (i = 0; i < count;
2679e3ff9c2SSimon Glass 	     i++, cell += sizeof(struct pirq_routing) / sizeof(u32)) {
2689c7dea60SBin Meng 		struct pirq_routing pr;
2699c7dea60SBin Meng 
2709c7dea60SBin Meng 		pr.bdf = fdt_addr_to_cpu(cell[0]);
2719c7dea60SBin Meng 		pr.pin = fdt_addr_to_cpu(cell[1]);
2729c7dea60SBin Meng 		pr.pirq = fdt_addr_to_cpu(cell[2]);
2739c7dea60SBin Meng 
2749c7dea60SBin Meng 		debug("irq_info %d: b.d.f %x.%x.%x INT%c PIRQ%c\n",
2759c7dea60SBin Meng 		      i, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
2769c7dea60SBin Meng 		      PCI_FUNC(pr.bdf), 'A' + pr.pin - 1,
2779c7dea60SBin Meng 		      'A' + pr.pirq);
278df81749dSBin Meng 
279df81749dSBin Meng 		slot = check_dup_entry(slot_base, irq_entries,
280df81749dSBin Meng 				       PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
281df81749dSBin Meng 		if (slot) {
282df81749dSBin Meng 			debug("found entry for bus %d device %d, ",
283df81749dSBin Meng 			      PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
284df81749dSBin Meng 
285df81749dSBin Meng 			if (slot->irq[pr.pin - 1].link) {
286df81749dSBin Meng 				debug("skipping\n");
287df81749dSBin Meng 
288df81749dSBin Meng 				/*
289df81749dSBin Meng 				 * Sanity test on the routed PIRQ pin
290df81749dSBin Meng 				 *
291df81749dSBin Meng 				 * If they don't match, show a warning to tell
292df81749dSBin Meng 				 * there might be something wrong with the PIRQ
293df81749dSBin Meng 				 * routing information in the device tree.
294df81749dSBin Meng 				 */
295df81749dSBin Meng 				if (slot->irq[pr.pin - 1].link !=
296*51050ff0SBin Meng 				    pirq_linkno_to_reg(priv, pr.pirq))
297df81749dSBin Meng 					debug("WARNING: Inconsistent PIRQ routing information\n");
298df81749dSBin Meng 				continue;
2999e3ff9c2SSimon Glass 			}
300df81749dSBin Meng 		} else {
3019e3ff9c2SSimon Glass 			slot = slot_base + irq_entries++;
3029e3ff9c2SSimon Glass 		}
303df81749dSBin Meng 		debug("writing INT%c\n", 'A' + pr.pin - 1);
304b46c2088SBin Meng 		fill_irq_info(priv, slot, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
305b46c2088SBin Meng 			      pr.pin, pr.pirq);
3069c7dea60SBin Meng 	}
3079c7dea60SBin Meng 
3089c7dea60SBin Meng 	rt->size = irq_entries * sizeof(struct irq_info) + 32;
3099c7dea60SBin Meng 
31010d569eaSBin Meng 	/* Fix up the table checksum */
31110d569eaSBin Meng 	rt->checksum = table_compute_checksum(rt, rt->size);
31210d569eaSBin Meng 
3131bff8363SSimon Glass 	gd->arch.pirq_routing_table = rt;
3149c7dea60SBin Meng 
3159c7dea60SBin Meng 	return 0;
3169c7dea60SBin Meng }
3179c7dea60SBin Meng 
irq_enable_sci(struct udevice * dev)318d4e61f50SBin Meng static void irq_enable_sci(struct udevice *dev)
319d4e61f50SBin Meng {
320d4e61f50SBin Meng 	struct irq_router *priv = dev_get_priv(dev);
321d4e61f50SBin Meng 
322d4e61f50SBin Meng 	if (priv->actl_8bit) {
323d4e61f50SBin Meng 		/* Bit7 must be turned on to enable ACPI */
324d4e61f50SBin Meng 		dm_pci_write_config8(dev->parent, priv->actl_addr, 0x80);
325d4e61f50SBin Meng 	} else {
326d4e61f50SBin Meng 		/* Write 0 to enable SCI on IRQ9 */
327d4e61f50SBin Meng 		if (priv->config == PIRQ_VIA_PCI)
328d4e61f50SBin Meng 			dm_pci_write_config32(dev->parent, priv->actl_addr, 0);
329d4e61f50SBin Meng 		else
33063767071SBin Meng 			writel(0, (uintptr_t)priv->ibase + priv->actl_addr);
331d4e61f50SBin Meng 	}
332d4e61f50SBin Meng }
333d4e61f50SBin Meng 
irq_router_probe(struct udevice * dev)334bc728b1bSBin Meng int irq_router_probe(struct udevice *dev)
335e76187a3SSimon Glass {
3367e4be120SSimon Glass 	int ret;
3377e4be120SSimon Glass 
338b565d66dSSimon Glass 	ret = create_pirq_routing_table(dev);
3397e4be120SSimon Glass 	if (ret) {
3409c7dea60SBin Meng 		debug("Failed to create pirq routing table\n");
3417e4be120SSimon Glass 		return ret;
3427e4be120SSimon Glass 	}
3439c7dea60SBin Meng 	/* Route PIRQ */
3441bff8363SSimon Glass 	pirq_route_irqs(dev, gd->arch.pirq_routing_table->slots,
3451bff8363SSimon Glass 			get_irq_slot_count(gd->arch.pirq_routing_table));
3467e4be120SSimon Glass 
347d4e61f50SBin Meng 	if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE))
348d4e61f50SBin Meng 		irq_enable_sci(dev);
349d4e61f50SBin Meng 
3507e4be120SSimon Glass 	return 0;
3519c7dea60SBin Meng }
3529c7dea60SBin Meng 
write_pirq_routing_table(ulong addr)35342fd8c19SSimon Glass ulong write_pirq_routing_table(ulong addr)
3549c7dea60SBin Meng {
3551bff8363SSimon Glass 	if (!gd->arch.pirq_routing_table)
35667b24970SBin Meng 		return addr;
35767b24970SBin Meng 
3581bff8363SSimon Glass 	return copy_pirq_routing_table(addr, gd->arch.pirq_routing_table);
3599c7dea60SBin Meng }
360e76187a3SSimon Glass 
361e76187a3SSimon Glass static const struct udevice_id irq_router_ids[] = {
362e76187a3SSimon Glass 	{ .compatible = "intel,irq-router" },
363e76187a3SSimon Glass 	{ }
364e76187a3SSimon Glass };
365e76187a3SSimon Glass 
366e76187a3SSimon Glass U_BOOT_DRIVER(irq_router_drv) = {
367e76187a3SSimon Glass 	.name		= "intel_irq",
368e76187a3SSimon Glass 	.id		= UCLASS_IRQ,
369e76187a3SSimon Glass 	.of_match	= irq_router_ids,
370e76187a3SSimon Glass 	.probe		= irq_router_probe,
371b46c2088SBin Meng 	.priv_auto_alloc_size = sizeof(struct irq_router),
372e76187a3SSimon Glass };
373e76187a3SSimon Glass 
374e76187a3SSimon Glass UCLASS_DRIVER(irq) = {
375e76187a3SSimon Glass 	.id		= UCLASS_IRQ,
376e76187a3SSimon Glass 	.name		= "irq",
377e76187a3SSimon Glass };
378