Home
last modified time | relevance | path

Searched refs:UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK (Results 1 – 13 of 13) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_7_0_sh_mask.h659 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Duvd_4_0_sh_mask.h752 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK 0x01ffffffL macro
H A Duvd_4_2_sh_mask.h531 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK 0x1ffffff macro
H A Duvd_3_1_sh_mask.h527 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK 0x1ffffff macro
H A Duvd_6_0_sh_mask.h565 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK 0x1ffffff macro
H A Duvd_5_0_sh_mask.h563 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK 0x1ffffff macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h1179 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Dvcn_2_5_sh_mask.h2689 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Dvcn_2_0_0_sh_mask.h2685 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Dvcn_2_6_0_sh_mask.h42 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Dvcn_3_0_0_sh_mask.h3747 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Dvcn_4_0_0_sh_mask.h3993 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro
H A Dvcn_4_0_3_sh_mask.h4028 #define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK macro