Home
last modified time | relevance | path

Searched refs:UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT (Results 1 – 13 of 13) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_7_0_sh_mask.h340 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Duvd_4_0_sh_mask.h629 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT 0x00000000 macro
H A Duvd_4_2_sh_mask.h110 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT 0x0 macro
H A Duvd_3_1_sh_mask.h110 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT 0x0 macro
H A Duvd_6_0_sh_mask.h124 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT 0x0 macro
H A Duvd_5_0_sh_mask.h122 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT 0x0 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h701 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Dvcn_2_5_sh_mask.h2984 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Dvcn_2_0_0_sh_mask.h1737 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Dvcn_2_6_0_sh_mask.h3316 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Dvcn_3_0_0_sh_mask.h4072 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Dvcn_4_0_0_sh_mask.h4316 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro
H A Dvcn_4_0_3_sh_mask.h4359 #define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT macro