/openbmc/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx53-tx53.dtsi | 55 reg = <0x70000000 0>; 69 clock-frequency = <0>; 75 #clock-cells = <0>; 82 pinctrl-0 = <&pinctrl_gpio_key>; 95 pinctrl-0 = <&pinctrl_stk5led>; 124 pinctrl-0 = <&pinctrl_can_xcvr>; 134 pinctrl-0 = <&pinctrl_usbh1_vbus>; 145 pinctrl-0 = <&pinctrl_usbotg_vbus>; 167 pinctrl-0 = <&pinctrl_ssi1>; 173 pinctrl-0 = <&pinctrl_can1>; [all …]
|
H A D | imx53-tx53-x03x.dts | 60 pinctrl-0 = <&pinctrl_rgb24_vga1>; 80 hsync-active = <0>; 81 vsync-active = <0>; 83 pixelclk-active = <0>; 96 hsync-active = <0>; 97 vsync-active = <0>; 99 pixelclk-active = <0>; 112 hsync-active = <0>; 113 vsync-active = <0>; 115 pixelclk-active = <0>; [all …]
|
/openbmc/linux/drivers/net/ethernet/chelsio/cxgb/ |
H A D | espi.c | 47 #define TRICN_CMD_READ 0x11 48 #define TRICN_CMD_WRITE 0x21 62 writel(0, adapter->regs + A_ESPI_GOSTAT); in tricn_write() 86 tricn_write(adapter, 0, 0, 0, TRICN_CNFG, 0x81); in tricn_init() 87 tricn_write(adapter, 0, 1, 0, TRICN_CNFG, 0x81); in tricn_init() 88 tricn_write(adapter, 0, 2, 0, TRICN_CNFG, 0x81); in tricn_init() 91 tricn_write(adapter, 0, 0, i, TRICN_CNFG, 0xf1); in tricn_init() 93 tricn_write(adapter, 0, 1, i, TRICN_CNFG, 0xf1); in tricn_init() 95 tricn_write(adapter, 0, 2, i, TRICN_CNFG, 0xe1); in tricn_init() 96 tricn_write(adapter, 0, 2, 4, TRICN_CNFG, 0xf1); in tricn_init() [all …]
|
/openbmc/qemu/hw/misc/ |
H A D | bcm2835_mphi.c | 36 qemu_set_irq(s->irq, 0); in mphi_lower_irq() 42 uint32_t val = 0; in mphi_reg_read() 45 case 0x28: /* outdda */ in mphi_reg_read() 48 case 0x2c: /* outddb */ in mphi_reg_read() 51 case 0x4c: /* ctrl */ in mphi_reg_read() 55 case 0x50: /* intstat */ in mphi_reg_read() 58 case 0x1f0: /* swirq_set */ in mphi_reg_read() 61 case 0x1f4: /* swirq_clr */ in mphi_reg_read() 75 int do_irq = 0; in mphi_reg_write() 78 case 0x28: /* outdda */ in mphi_reg_write() [all …]
|
/openbmc/linux/drivers/phy/qualcomm/ |
H A D | phy-qcom-qmp-pcs-ufs-v6.h | 10 #define QPHY_V6_PCS_UFS_PHY_START 0x000 11 #define QPHY_V6_PCS_UFS_POWER_DOWN_CONTROL 0x004 12 #define QPHY_V6_PCS_UFS_SW_RESET 0x008 13 #define QPHY_V6_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB 0x00c 14 #define QPHY_V6_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB 0x010 15 #define QPHY_V6_PCS_UFS_PLL_CNTL 0x02c 16 #define QPHY_V6_PCS_UFS_TX_LARGE_AMP_DRV_LVL 0x030 17 #define QPHY_V6_PCS_UFS_TX_SMALL_AMP_DRV_LVL 0x038 18 #define QPHY_V6_PCS_UFS_BIST_FIXED_PAT_CTRL 0x060 19 #define QPHY_V6_PCS_UFS_TX_HSGEAR_CAPABILITY 0x074 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v6_20.h | 9 #define QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 10 #define QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 11 #define QSERDES_V6_20_TX_TRAN_DRVR_EMP_EN 0xac 12 #define QSERDES_V6_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V6_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V6_20_TX_LANE_MODE_3 0x80 16 #define QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_2 0x08 17 #define QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_3 0x0c 18 #define QSERDES_V6_20_RX_UCDR_PI_CONTROLS 0x20 19 #define QSERDES_V6_20_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE3 0x34 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v4_20.h | 10 #define QSERDES_V4_20_TX_LANE_MODE_1 0x88 11 #define QSERDES_V4_20_TX_LANE_MODE_2 0x8c 12 #define QSERDES_V4_20_TX_LANE_MODE_3 0x90 13 #define QSERDES_V4_20_TX_VMODE_CTRL1 0xc4 14 #define QSERDES_V4_20_TX_PI_QEC_CTRL 0xe0 17 #define QSERDES_V4_20_RX_FO_GAIN_RATE2 0x008 18 #define QSERDES_V4_20_RX_UCDR_PI_CONTROLS 0x058 19 #define QSERDES_V4_20_RX_AUX_DATA_TCOARSE_TFINE 0x0ac 20 #define QSERDES_V4_20_RX_DFE_3 0x110 21 #define QSERDES_V4_20_RX_DFE_DAC_ENABLE1 0x134 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v5_20.h | 10 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 11 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 12 #define QSERDES_V5_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V5_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V5_20_TX_LANE_MODE_3 0x80 15 #define QSERDES_V5_20_TX_RCV_DETECT_LVL_2 0x90 16 #define QSERDES_V5_20_TX_VMODE_CTRL1 0xb0 17 #define QSERDES_V5_20_TX_PI_QEC_CTRL 0xcc 20 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2 0x008 21 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3 0x00c [all …]
|
H A D | phy-qcom-qmp-pcs-v3.h | 10 #define QPHY_V3_PCS_SW_RESET 0x000 11 #define QPHY_V3_PCS_POWER_DOWN_CONTROL 0x004 12 #define QPHY_V3_PCS_START_CONTROL 0x008 13 #define QPHY_V3_PCS_TXMGN_V0 0x00c 14 #define QPHY_V3_PCS_TXMGN_V1 0x010 15 #define QPHY_V3_PCS_TXMGN_V2 0x014 16 #define QPHY_V3_PCS_TXMGN_V3 0x018 17 #define QPHY_V3_PCS_TXMGN_V4 0x01c 18 #define QPHY_V3_PCS_TXMGN_LS 0x020 19 #define QPHY_V3_PCS_TXDEEMPH_M6DB_V0 0x024 [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | rk3288-veyron-speedy-u-boot.dtsi | 7 rockchip,pctl-timing = <0x215 0xc8 0x0 0x35 0x26 0x2 0x70 0x2000d 8 0x6 0x0 0x8 0x4 0x17 0x24 0xd 0x6 9 0x4 0x8 0x4 0x76 0x4 0x0 0x30 0x0 10 0x1 0x2 0x2 0x4 0x0 0x0 0xc0 0x4 11 0x8 0x1f4>; 12 rockchip,phy-timing = <0x48d7dd93 0x187008d8 0x121076 13 0x0 0xc3 0x6 0x1>; 14 rockchip,sdram-params = <0x20D266A4 0x5B6 6 533000000 6 13 0>;
|
H A D | rk3288-evb.dts | 19 rockchip,pctl-timing = <0x215 0xc8 0x0 0x35 0x26 0x2 0x70 0x2000d 20 0x6 0x0 0x8 0x4 0x17 0x24 0xd 0x6 21 0x4 0x8 0x4 0x76 0x4 0x0 0x30 0x0 22 0x1 0x2 0x2 0x4 0x0 0x0 0xc0 0x4 23 0x8 0x1f4>; 24 rockchip,phy-timing = <0x48d7dd93 0x187008d8 0x121076 25 0x0 0xc3 0x6 0x2>; 26 rockchip,sdram-params = <0x20d266a4 0x5b6 2 533000000 6 9 0>;
|
H A D | rk3288-fennec.dts | 19 rockchip,pctl-timing = <0x215 0xc8 0x0 0x35 0x26 0x2 0x70 0x2000d 20 0x6 0x0 0x8 0x4 0x17 0x24 0xd 0x6 21 0x4 0x8 0x4 0x76 0x4 0x0 0x30 0x0 22 0x1 0x2 0x2 0x4 0x0 0x0 0xc0 0x4 23 0x8 0x1f4>; 24 rockchip,phy-timing = <0x48d7dd93 0x187008d8 0x121076 25 0x0 0xc3 0x6 0x2>; 26 rockchip,sdram-params = <0x20d266a4 0x5b6 2 533000000 6 9 0>;
|
H A D | rk3288-tinker.dts | 19 rockchip,pctl-timing = <0x215 0xc8 0x0 0x35 0x26 0x2 0x70 0x2000d 20 0x6 0x0 0x8 0x4 0x17 0x24 0xd 0x6 21 0x4 0x8 0x4 0x76 0x4 0x0 0x30 0x0 22 0x1 0x2 0x2 0x4 0x0 0x0 0xc0 0x4 23 0x8 0x1f4>; 24 rockchip,phy-timing = <0x48d7dd93 0x187008d8 0x121076 25 0x0 0xc3 0x6 0x2>; 26 rockchip,sdram-params = <0x20d266a4 0x5b6 2 533000000 6 9 0>; 35 rockchip,pins = <0 14 RK_FUNC_GPIO &pcfg_pull_none>; 73 reg = <0x50>;
|
H A D | vf610-pinfunc.h | 18 #define ALT0 0x0 19 #define ALT1 0x1 20 #define ALT2 0x2 21 #define ALT3 0x3 22 #define ALT4 0x4 23 #define ALT5 0x5 24 #define ALT6 0x6 25 #define ALT7 0x7 28 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 29 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/nvmem/ |
H A D | amlogic,meson6-efuse.yaml | 42 efuse: efuse@0 { 44 reg = <0x0 0x2000>; 51 reg = <0x1b4 0x6>; 55 reg = <0x1f4 0x4>;
|
/openbmc/linux/include/dt-bindings/clock/ |
H A D | dm814.h | 8 #define DM814_CLKCTRL_OFFSET 0x0 12 #define DM814_USB_OTG_HS_CLKCTRL DM814_CLKCTRL_INDEX(0x58) 15 #define DM814_UART1_CLKCTRL DM814_CLKCTRL_INDEX(0x150) 16 #define DM814_UART2_CLKCTRL DM814_CLKCTRL_INDEX(0x154) 17 #define DM814_UART3_CLKCTRL DM814_CLKCTRL_INDEX(0x158) 18 #define DM814_GPIO1_CLKCTRL DM814_CLKCTRL_INDEX(0x15c) 19 #define DM814_GPIO2_CLKCTRL DM814_CLKCTRL_INDEX(0x160) 20 #define DM814_I2C1_CLKCTRL DM814_CLKCTRL_INDEX(0x164) 21 #define DM814_I2C2_CLKCTRL DM814_CLKCTRL_INDEX(0x168) 22 #define DM814_WD_TIMER_CLKCTRL DM814_CLKCTRL_INDEX(0x18c) [all …]
|
H A D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/phy/ |
H A D | starfive,jh7110-pcie-phy.yaml | 20 const: 0 54 reg = <0x10210000 0x10000>; 55 #phy-cells = <0>; 56 starfive,sys-syscon = <&sys_syscon 0x18>; 57 starfive,stg-syscon = <&stg_syscon 0x148 0x1f4>;
|
/openbmc/u-boot/arch/sandbox/lib/ |
H A D | bootm.c | 10 #define LINUX_ARM_ZIMAGE_MAGIC 0x016f2818 21 uint8_t *zimage = map_sysmem(image, 0); in bootz_setup() 23 int ret = 0; in bootz_setup() 25 if (memcmp(zimage + 0x202, "HdrS", 4) == 0) { in bootz_setup() 26 uint8_t setup_sects = *(zimage + 0x1f1); in bootz_setup() 28 le32_to_cpu(*(uint32_t *)(zimage + 0x1f4)); in bootz_setup() 30 *start = 0; in bootz_setup() 60 return 0; in do_bootm_linux()
|
/openbmc/u-boot/arch/arm/include/asm/arch-meson/ |
H A D | clock-axg.h | 18 #define HHI_GP0_PLL_CNTL 0x40 19 #define HHI_GP0_PLL_CNTL2 0x44 20 #define HHI_GP0_PLL_CNTL3 0x48 21 #define HHI_GP0_PLL_CNTL4 0x4c 22 #define HHI_GP0_PLL_CNTL5 0x50 23 #define HHI_GP0_PLL_STS 0x54 24 #define HHI_GP0_PLL_CNTL1 0x58 25 #define HHI_HIFI_PLL_CNTL 0x80 26 #define HHI_HIFI_PLL_CNTL2 0x84 27 #define HHI_HIFI_PLL_CNTL3 0x88 [all …]
|
/openbmc/linux/drivers/clk/meson/ |
H A D | axg.h | 19 #define HHI_GP0_PLL_CNTL 0x40 20 #define HHI_GP0_PLL_CNTL2 0x44 21 #define HHI_GP0_PLL_CNTL3 0x48 22 #define HHI_GP0_PLL_CNTL4 0x4c 23 #define HHI_GP0_PLL_CNTL5 0x50 24 #define HHI_GP0_PLL_STS 0x54 25 #define HHI_GP0_PLL_CNTL1 0x58 26 #define HHI_HIFI_PLL_CNTL 0x80 27 #define HHI_HIFI_PLL_CNTL2 0x84 28 #define HHI_HIFI_PLL_CNTL3 0x88 [all …]
|
H A D | g12a.h | 20 #define HHI_MIPI_CNTL0 0x000 21 #define HHI_MIPI_CNTL1 0x004 22 #define HHI_MIPI_CNTL2 0x008 23 #define HHI_MIPI_STS 0x00C 24 #define HHI_GP0_PLL_CNTL0 0x040 25 #define HHI_GP0_PLL_CNTL1 0x044 26 #define HHI_GP0_PLL_CNTL2 0x048 27 #define HHI_GP0_PLL_CNTL3 0x04C 28 #define HHI_GP0_PLL_CNTL4 0x050 29 #define HHI_GP0_PLL_CNTL5 0x054 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
/openbmc/linux/arch/arm/boot/dts/nxp/vf/ |
H A D | vf610-pinfunc.h | 14 #define ALT0 0x0 15 #define ALT1 0x1 16 #define ALT2 0x2 17 #define ALT3 0x3 18 #define ALT4 0x4 19 #define ALT5 0x5 20 #define ALT6 0x6 21 #define ALT7 0x7 24 #define VF610_PAD_PTA6__GPIO_0 0x000 0x000 ALT0 0x0 25 #define VF610_PAD_PTA6__RMII_CLKOUT 0x000 0x000 ALT1 0x0 [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/omap/ |
H A D | dra72x-mmc-iodelay.dtsi | 37 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 38 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 39 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 40 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ 41 DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */ 42 DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */ 48 DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */ 49 DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */ 50 DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */ 51 DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */ [all …]
|