/openbmc/linux/arch/arm/boot/dts/nxp/mxs/ |
H A D | imx28-m28cu3.dts | 15 reg = <0x40000000 0x08000000>; 21 brightness-levels = <0 4 8 16 32 64 128 255>; 28 pinctrl-0 = <&led_pins_gpio>; 32 gpios = <&gpio2 26 0>; 38 gpios = <&gpio2 24 0>; 43 reg_3p3v: regulator-0 { 56 gpio = <&gpio3 29 0>; 64 gpio = <&gpio2 19 0>; 72 gpio = <&gpio3 8 0>; 79 pinctrl-0 = <&auart0_2pins_a>; [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | qcom,gcc-sm6125.yaml | 47 reg = <0x01400000 0x1f0000>;
|
H A D | qcom,gcc-sm6115.yaml | 47 reg = <0x01400000 0x1f0000>;
|
H A D | qcom,gcc-qcm2290.yaml | 47 reg = <0x01400000 0x1f0000>;
|
H A D | qcom,sm6375-gcc.yaml | 42 reg = <0x01400000 0x1f0000>;
|
/openbmc/linux/Documentation/devicetree/bindings/media/ |
H A D | allwinner,sun8i-h3-deinterlace.yaml | 72 reg = <0x01400000 0x20000>;
|
/openbmc/linux/arch/powerpc/boot/ |
H A D | of.c | 17 #define PROG_START 0x01400000 /* only used on 64-bit systems */ 19 #define ONE_MB 0x100000 30 unsigned long addr = 0; in of_try_claim() 32 if (claim_base == 0) in of_try_claim() 37 printf(" trying: 0x%08lx\n\r", claim_base); in of_try_claim() 39 addr = (unsigned long) of_claim(claim_base, size, 0); in of_try_claim() 43 if (addr == 0) in of_try_claim() 78 if (a1 && a2 && a2 != 0xdeadbeef) { in of_platform_init()
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | p1010rdb.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x2000000>; 46 reg = <0x00040000 0x00040000>; 52 reg = <0x00080000 0x00700000>; 58 reg = <0x00800000 0x01400000>; 66 reg = <0x01f00000 0x00100000>; 72 ifc_nand: nand@1,0 { 76 reg = <0x1 0x0 0x10000>; 79 cpld@3,0 { 83 reg = <0x3 0x0 0x0000020>; [all …]
|
/openbmc/u-boot/include/ |
H A D | fsl_qe.h | 20 #define QE_DATAONLY_BASE 0 37 #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 38 #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ 39 #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */ 40 #define QE_RISC_ALLOCATION_RISC4 0x8 /* RISC 4 */ 50 #define QE_CR_FLG 0x00010000 51 #define QE_RESET 0x80000000 52 #define QE_INIT_TX_RX 0x00000000 53 #define QE_INIT_RX 0x00000001 54 #define QE_INIT_TX 0x00000002 [all …]
|
/openbmc/linux/arch/arm/boot/dts/allwinner/ |
H A D | sun8i-h3.dtsi | 72 #size-cells = <0>; 74 cpu0: cpu@0 { 77 reg = <0>; 155 reg = <0x01400000 0x20000>; 168 reg = <0x01c00000 0x1000>; 175 reg = <0x01d00000 0x80000>; 178 ranges = <0 0x01d00000 0x80000>; 180 ve_sram: sram-section@0 { 183 reg = <0x000000 0x80000>; 190 reg = <0x01c0e000 0x1000>; [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/ |
H A D | yosemite.dts | 19 dcr-parent = <&{/cpus/cpu@0}>; 32 #size-cells = <0>; 34 cpu@0 { 37 reg = <0x00000000>; 38 clock-frequency = <0>; /* Filled in by zImage */ 39 timebase-frequency = <0>; /* Filled in by zImage */ 51 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by zImage */ 57 cell-index = <0>; 58 dcr-reg = <0x0c0 0x009>; 59 #address-cells = <0>; [all …]
|
H A D | redwood.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 27 #size-cells = <0>; 29 cpu@0 { 32 reg = <0x00000000>; 33 clock-frequency = <0>; /* Filled in by U-Boot */ 34 timebase-frequency = <0>; /* Filled in by U-Boot */ 46 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 52 cell-index = <0>; 53 dcr-reg = <0x0c0 0x009>; 54 #address-cells = <0>; [all …]
|
H A D | eiger.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 31 #size-cells = <0>; 33 cpu@0 { 36 reg = <0x00000000>; 37 clock-frequency = <0>; /* Filled in by U-Boot */ 38 timebase-frequency = <0>; /* Filled in by U-Boot */ 50 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 56 cell-index = <0>; 57 dcr-reg = <0x0c0 0x009>; 58 #address-cells = <0>; [all …]
|
H A D | canyonlands.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0x00000000>; 35 clock-frequency = <0>; /* Filled in by U-Boot */ 36 timebase-frequency = <0>; /* Filled in by U-Boot */ 49 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 55 cell-index = <0>; 56 dcr-reg = <0x0c0 0x009>; 57 #address-cells = <0>; [all …]
|
H A D | glacier.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 31 #size-cells = <0>; 33 cpu@0 { 36 reg = <0x00000000>; 37 clock-frequency = <0>; /* Filled in by U-Boot */ 38 timebase-frequency = <0>; /* Filled in by U-Boot */ 51 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 57 cell-index = <0>; 58 dcr-reg = <0x0c0 0x009>; 59 #address-cells = <0>; [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath11k/ |
H A D | core.c | 27 MODULE_PARM_DESC(crypto_mode, "crypto mode: 0-hardware, 1-software"); 33 "Datapath frame mode (0: raw, 1: native wifi (default), 2: ethernet)"); 42 .name = "ipq8074 hw2.0", 44 .dir = "IPQ8074/hw2.0", 49 .bdf_addr = 0x4B0C0000, 75 .summary_pad_sz = 0, 92 .fw_mem_mode = 0, 127 .name = "ipq6018 hw1.0", 129 .dir = "IPQ6018/hw1.0", 134 .bdf_addr = 0x4ABC0000, [all …]
|
/openbmc/linux/include/video/ |
H A D | newport.h | 34 #define DM1_PLANES 0x00000007 35 #define DM1_NOPLANES 0x00000000 36 #define DM1_RGBPLANES 0x00000001 37 #define DM1_RGBAPLANES 0x00000002 38 #define DM1_OLAYPLANES 0x00000004 39 #define DM1_PUPPLANES 0x00000005 40 #define DM1_CIDPLANES 0x00000006 42 #define NPORT_DMODE1_DDMASK 0x00000018 43 #define NPORT_DMODE1_DD4 0x00000000 44 #define NPORT_DMODE1_DD8 0x00000008 [all …]
|
/openbmc/qemu/pc-bios/ |
H A D | canyonlands.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0x00000000>; 35 clock-frequency = <0>; /* Filled in by U-Boot */ 36 timebase-frequency = <0>; /* Filled in by U-Boot */ 49 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 55 cell-index = <0>; 56 dcr-reg = <0x0c0 0x009>; 57 #address-cells = <0>; [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | allwinner-r40.c | 41 [AW_R40_DEV_SRAM_A1] = 0x00000000, 42 [AW_R40_DEV_SRAM_A2] = 0x00004000, 43 [AW_R40_DEV_SRAM_A3] = 0x00008000, 44 [AW_R40_DEV_SRAM_A4] = 0x0000b400, 45 [AW_R40_DEV_SRAMC] = 0x01c00000, 46 [AW_R40_DEV_EMAC] = 0x01c0b000, 47 [AW_R40_DEV_MMC0] = 0x01c0f000, 48 [AW_R40_DEV_MMC1] = 0x01c10000, 49 [AW_R40_DEV_MMC2] = 0x01c11000, 50 [AW_R40_DEV_MMC3] = 0x01c12000, [all …]
|
H A D | allwinner-h3.c | 38 [AW_H3_DEV_SRAM_A1] = 0x00000000, 39 [AW_H3_DEV_SRAM_A2] = 0x00044000, 40 [AW_H3_DEV_SRAM_C] = 0x00010000, 41 [AW_H3_DEV_SYSCTRL] = 0x01c00000, 42 [AW_H3_DEV_MMC0] = 0x01c0f000, 43 [AW_H3_DEV_SID] = 0x01c14000, 44 [AW_H3_DEV_EHCI0] = 0x01c1a000, 45 [AW_H3_DEV_OHCI0] = 0x01c1a400, 46 [AW_H3_DEV_EHCI1] = 0x01c1b000, 47 [AW_H3_DEV_OHCI1] = 0x01c1b400, [all …]
|
/openbmc/linux/include/soc/fsl/qe/ |
H A D | qe.h | 32 QE_CLK_NONE = 0, 131 return 0; in cpm_muram_dma() 227 return 0; in qe_alive_during_sleep() 271 u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */ 284 __be32 traps[16]; /* Trap addresses, 0 == ignore */ 328 #define BD_STATUS_MASK 0xffff0000 329 #define BD_LENGTH_MASK 0x0000ffff 337 #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 338 #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ 339 #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */ [all …]
|
/openbmc/linux/sound/firewire/fireface/ |
H A D | ff-protocol-former.c | 10 #define FORMER_REG_SYNC_STATUS 0x0000801c0000ull 12 #define FORMER_REG_FETCH_PCM_FRAMES 0x0000801c0000ull 13 #define FORMER_REG_CLOCK_CONFIG 0x0000801c0004ull 22 { 32000, 0x00000002, }, in parse_clock_bits() 23 { 44100, 0x00000000, }, in parse_clock_bits() 24 { 48000, 0x00000006, }, in parse_clock_bits() 25 { 64000, 0x0000000a, }, in parse_clock_bits() 26 { 88200, 0x00000008, }, in parse_clock_bits() 27 { 96000, 0x0000000e, }, in parse_clock_bits() 28 { 128000, 0x00000012, }, in parse_clock_bits() [all …]
|
/openbmc/u-boot/include/linux/ |
H A D | immap_qe.h | 16 #define QE_MURAM_SIZE 0xc000UL 20 #define QE_MURAM_SIZE 0x4000UL 27 #define QE_MURAM_SIZE 0x6000UL 33 #define QE_IMMR_OFFSET 0x00140000 35 #define QE_IMMR_OFFSET 0x01400000 42 u8 res0[0x4]; 44 u8 res1[0x70]; 60 u8 res0[0x4]; 63 u8 res1[0x4]; 65 u8 res2[0x20]; [all …]
|
/openbmc/linux/arch/hexagon/kernel/ |
H A D | vm_init_segtable.S | 16 * Start with mapping PA=0 to both VA=0x0 and VA=0xc000000 as 16MB large pages. 46 /* VA 0x00000000 */ 59 /* VA 0x40000000 */ 68 /* VA 0x80000000 */ 74 /*0xa8*/.word X,X,X,X 77 /*0xa9*/.word BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000) 79 /*0xa9*/.word X,X,X,X 81 /*0xaa*/.word X,X,X,X 82 /*0xab*/.word X,X,X,X 83 /*0xac*/.word X,X,X,X [all …]
|
/openbmc/linux/drivers/comedi/drivers/ |
H A D | s626.h | 36 #define S626_RANGE_5V 0x10 /* +/-5V range */ 37 #define S626_RANGE_10V 0x00 /* +/-10V range */ 39 #define S626_EOPL 0x80 /* End of ADC poll list marker. */ 40 #define S626_GSEL_BIPOLAR5V 0x00F0 /* S626_LP_GSEL setting 5V bipolar. */ 41 #define S626_GSEL_BIPOLAR10V 0x00A0 /* S626_LP_GSEL setting 10V bipolar. */ 44 #define S626_ERR_ILLEGAL_PARM 0x00010000 /* 48 #define S626_ERR_I2C 0x00020000 /* I2C error. */ 49 #define S626_ERR_COUNTERSETUP 0x00200000 /* 53 #define S626_ERR_DEBI_TIMEOUT 0x00400000 /* DEBI transfer timed out. */ 74 #define S626_IRQ_GPIO3 0x00000040 /* IRQ enable for GPIO3. */ [all …]
|