18bc4a51dSStefan Roese/*
28bc4a51dSStefan Roese * Device Tree Source for AMCC Canyonlands (460EX)
38bc4a51dSStefan Roese *
488eeb72eSStefan Roese * Copyright 2008-2009 DENX Software Engineering, Stefan Roese <sr@denx.de>
58bc4a51dSStefan Roese *
68bc4a51dSStefan Roese * This file is licensed under the terms of the GNU General Public
78bc4a51dSStefan Roese * License version 2.  This program is licensed "as is" without
88bc4a51dSStefan Roese * any warranty of any kind, whether express or implied.
98bc4a51dSStefan Roese */
108bc4a51dSStefan Roese
1171f34979SDavid Gibson/dts-v1/;
1271f34979SDavid Gibson
138bc4a51dSStefan Roese/ {
148bc4a51dSStefan Roese	#address-cells = <2>;
158bc4a51dSStefan Roese	#size-cells = <1>;
168bc4a51dSStefan Roese	model = "amcc,canyonlands";
178bc4a51dSStefan Roese	compatible = "amcc,canyonlands";
1871f34979SDavid Gibson	dcr-parent = <&{/cpus/cpu@0}>;
198bc4a51dSStefan Roese
208bc4a51dSStefan Roese	aliases {
218bc4a51dSStefan Roese		ethernet0 = &EMAC0;
228bc4a51dSStefan Roese		ethernet1 = &EMAC1;
238bc4a51dSStefan Roese		serial0 = &UART0;
248bc4a51dSStefan Roese		serial1 = &UART1;
258bc4a51dSStefan Roese	};
268bc4a51dSStefan Roese
278bc4a51dSStefan Roese	cpus {
288bc4a51dSStefan Roese		#address-cells = <1>;
298bc4a51dSStefan Roese		#size-cells = <0>;
308bc4a51dSStefan Roese
318bc4a51dSStefan Roese		cpu@0 {
328bc4a51dSStefan Roese			device_type = "cpu";
338bc4a51dSStefan Roese			model = "PowerPC,460EX";
3471f34979SDavid Gibson			reg = <0x00000000>;
358bc4a51dSStefan Roese			clock-frequency = <0>; /* Filled in by U-Boot */
368bc4a51dSStefan Roese			timebase-frequency = <0>; /* Filled in by U-Boot */
3771f34979SDavid Gibson			i-cache-line-size = <32>;
3871f34979SDavid Gibson			d-cache-line-size = <32>;
3971f34979SDavid Gibson			i-cache-size = <32768>;
4071f34979SDavid Gibson			d-cache-size = <32768>;
418bc4a51dSStefan Roese			dcr-controller;
428bc4a51dSStefan Roese			dcr-access-method = "native";
43cd85400aSStefan Roese			next-level-cache = <&L2C0>;
448bc4a51dSStefan Roese		};
458bc4a51dSStefan Roese	};
468bc4a51dSStefan Roese
478bc4a51dSStefan Roese	memory {
488bc4a51dSStefan Roese		device_type = "memory";
4971f34979SDavid Gibson		reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
508bc4a51dSStefan Roese	};
518bc4a51dSStefan Roese
528bc4a51dSStefan Roese	UIC0: interrupt-controller0 {
538bc4a51dSStefan Roese		compatible = "ibm,uic-460ex","ibm,uic";
548bc4a51dSStefan Roese		interrupt-controller;
558bc4a51dSStefan Roese		cell-index = <0>;
5671f34979SDavid Gibson		dcr-reg = <0x0c0 0x009>;
578bc4a51dSStefan Roese		#address-cells = <0>;
588bc4a51dSStefan Roese		#size-cells = <0>;
598bc4a51dSStefan Roese		#interrupt-cells = <2>;
608bc4a51dSStefan Roese	};
618bc4a51dSStefan Roese
628bc4a51dSStefan Roese	UIC1: interrupt-controller1 {
638bc4a51dSStefan Roese		compatible = "ibm,uic-460ex","ibm,uic";
648bc4a51dSStefan Roese		interrupt-controller;
658bc4a51dSStefan Roese		cell-index = <1>;
6671f34979SDavid Gibson		dcr-reg = <0x0d0 0x009>;
678bc4a51dSStefan Roese		#address-cells = <0>;
688bc4a51dSStefan Roese		#size-cells = <0>;
698bc4a51dSStefan Roese		#interrupt-cells = <2>;
7071f34979SDavid Gibson		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
718bc4a51dSStefan Roese		interrupt-parent = <&UIC0>;
728bc4a51dSStefan Roese	};
738bc4a51dSStefan Roese
748bc4a51dSStefan Roese	UIC2: interrupt-controller2 {
758bc4a51dSStefan Roese		compatible = "ibm,uic-460ex","ibm,uic";
768bc4a51dSStefan Roese		interrupt-controller;
778bc4a51dSStefan Roese		cell-index = <2>;
7871f34979SDavid Gibson		dcr-reg = <0x0e0 0x009>;
798bc4a51dSStefan Roese		#address-cells = <0>;
808bc4a51dSStefan Roese		#size-cells = <0>;
818bc4a51dSStefan Roese		#interrupt-cells = <2>;
8271f34979SDavid Gibson		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
838bc4a51dSStefan Roese		interrupt-parent = <&UIC0>;
848bc4a51dSStefan Roese	};
858bc4a51dSStefan Roese
868bc4a51dSStefan Roese	UIC3: interrupt-controller3 {
878bc4a51dSStefan Roese		compatible = "ibm,uic-460ex","ibm,uic";
888bc4a51dSStefan Roese		interrupt-controller;
898bc4a51dSStefan Roese		cell-index = <3>;
9071f34979SDavid Gibson		dcr-reg = <0x0f0 0x009>;
918bc4a51dSStefan Roese		#address-cells = <0>;
928bc4a51dSStefan Roese		#size-cells = <0>;
938bc4a51dSStefan Roese		#interrupt-cells = <2>;
9471f34979SDavid Gibson		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
958bc4a51dSStefan Roese		interrupt-parent = <&UIC0>;
968bc4a51dSStefan Roese	};
978bc4a51dSStefan Roese
988bc4a51dSStefan Roese	SDR0: sdr {
998bc4a51dSStefan Roese		compatible = "ibm,sdr-460ex";
10071f34979SDavid Gibson		dcr-reg = <0x00e 0x002>;
1018bc4a51dSStefan Roese	};
1028bc4a51dSStefan Roese
1038bc4a51dSStefan Roese	CPR0: cpr {
1048bc4a51dSStefan Roese		compatible = "ibm,cpr-460ex";
10571f34979SDavid Gibson		dcr-reg = <0x00c 0x002>;
1068bc4a51dSStefan Roese	};
1078bc4a51dSStefan Roese
108ee2ffd8bSVictor Gallardo	CPM0: cpm {
109ee2ffd8bSVictor Gallardo		compatible = "ibm,cpm";
110ee2ffd8bSVictor Gallardo		dcr-access-method = "native";
111ee2ffd8bSVictor Gallardo		dcr-reg = <0x160 0x003>;
112ee2ffd8bSVictor Gallardo		unused-units = <0x00000100>;
113ee2ffd8bSVictor Gallardo		idle-doze = <0x02000000>;
114ee2ffd8bSVictor Gallardo		standby = <0xfeff791d>;
115ee2ffd8bSVictor Gallardo	};
116ee2ffd8bSVictor Gallardo
117cd85400aSStefan Roese	L2C0: l2c {
118cd85400aSStefan Roese		compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
119cd85400aSStefan Roese		dcr-reg = <0x020 0x008		/* Internal SRAM DCR's */
120cd85400aSStefan Roese			   0x030 0x008>;	/* L2 cache DCR's */
121cd85400aSStefan Roese		cache-line-size = <32>;		/* 32 bytes */
122cd85400aSStefan Roese		cache-size = <262144>;		/* L2, 256K */
123cd85400aSStefan Roese		interrupt-parent = <&UIC1>;
124cd85400aSStefan Roese		interrupts = <11 1>;
125cd85400aSStefan Roese	};
126cd85400aSStefan Roese
1278bc4a51dSStefan Roese	plb {
1288bc4a51dSStefan Roese		compatible = "ibm,plb-460ex", "ibm,plb4";
1298bc4a51dSStefan Roese		#address-cells = <2>;
1308bc4a51dSStefan Roese		#size-cells = <1>;
1318bc4a51dSStefan Roese		ranges;
1328bc4a51dSStefan Roese		clock-frequency = <0>; /* Filled in by U-Boot */
1338bc4a51dSStefan Roese
1348bc4a51dSStefan Roese		SDRAM0: sdram {
1358bc4a51dSStefan Roese			compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
13671f34979SDavid Gibson			dcr-reg = <0x010 0x002>;
1378bc4a51dSStefan Roese		};
1388bc4a51dSStefan Roese
139049359d6SJames Hsiao		CRYPTO: crypto@180000 {
140049359d6SJames Hsiao			compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
141049359d6SJames Hsiao			reg = <4 0x00180000 0x80400>;
142049359d6SJames Hsiao			interrupt-parent = <&UIC0>;
143049359d6SJames Hsiao			interrupts = <0x1d 0x4>;
144049359d6SJames Hsiao		};
145049359d6SJames Hsiao
14657308499SMike Williams		HWRNG: hwrng@110000 {
14757308499SMike Williams			compatible = "amcc,ppc460ex-rng", "ppc4xx-rng";
14857308499SMike Williams			reg = <4 0x00110000 0x50>;
14957308499SMike Williams		};
15057308499SMike Williams
1518bc4a51dSStefan Roese		MAL0: mcmal {
1528bc4a51dSStefan Roese			compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
15371f34979SDavid Gibson			dcr-reg = <0x180 0x062>;
1548bc4a51dSStefan Roese			num-tx-chans = <2>;
15571f34979SDavid Gibson			num-rx-chans = <16>;
1568bc4a51dSStefan Roese			#address-cells = <0>;
1578bc4a51dSStefan Roese			#size-cells = <0>;
1588bc4a51dSStefan Roese			interrupt-parent = <&UIC2>;
15971f34979SDavid Gibson			interrupts = <	/*TXEOB*/ 0x6 0x4
16071f34979SDavid Gibson					/*RXEOB*/ 0x7 0x4
16171f34979SDavid Gibson					/*SERR*/  0x3 0x4
16271f34979SDavid Gibson					/*TXDE*/  0x4 0x4
16371f34979SDavid Gibson					/*RXDE*/  0x5 0x4>;
1648bc4a51dSStefan Roese		};
1658bc4a51dSStefan Roese
166018f76ecSBenjamin Herrenschmidt		USB0: ehci@bffd0400 {
167018f76ecSBenjamin Herrenschmidt			compatible = "ibm,usb-ehci-460ex", "usb-ehci";
168018f76ecSBenjamin Herrenschmidt			interrupt-parent = <&UIC2>;
169018f76ecSBenjamin Herrenschmidt			interrupts = <0x1d 4>;
170018f76ecSBenjamin Herrenschmidt			reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
171018f76ecSBenjamin Herrenschmidt		};
172018f76ecSBenjamin Herrenschmidt
173018f76ecSBenjamin Herrenschmidt		USB1: usb@bffd0000 {
174018f76ecSBenjamin Herrenschmidt			compatible = "ohci-le";
175018f76ecSBenjamin Herrenschmidt			reg = <4 0xbffd0000 0x60>;
176018f76ecSBenjamin Herrenschmidt			interrupt-parent = <&UIC2>;
177018f76ecSBenjamin Herrenschmidt			interrupts = <0x1e 4>;
178018f76ecSBenjamin Herrenschmidt		};
179018f76ecSBenjamin Herrenschmidt
180c89b3458STirumala Marri		USBOTG0: usbotg@bff80000 {
181c89b3458STirumala Marri			compatible = "amcc,dwc-otg";
182c89b3458STirumala Marri			reg = <0x4 0xbff80000 0x10000>;
183c89b3458STirumala Marri			interrupt-parent = <&USBOTG0>;
184c89b3458STirumala Marri			#interrupt-cells = <1>;
185c89b3458STirumala Marri			#address-cells = <0>;
186c89b3458STirumala Marri			#size-cells = <0>;
187c89b3458STirumala Marri			interrupts = <0x0 0x1 0x2>;
188c89b3458STirumala Marri			interrupt-map = </* USB-OTG */ 0x0 &UIC2 0x1c 0x4
189c89b3458STirumala Marri					 /* HIGH-POWER */ 0x1 &UIC1 0x1a 0x8
190c89b3458STirumala Marri					 /* DMA */ 0x2 &UIC0 0xc 0x4>;
191c89b3458STirumala Marri		};
192c89b3458STirumala Marri
193951b8e4eSAndy Shevchenko		AHBDMA: dma@bffd0800 {
194951b8e4eSAndy Shevchenko			compatible = "snps,dma-spear1340";
195951b8e4eSAndy Shevchenko			reg = <4 0xbffd0800 0x400>;
196951b8e4eSAndy Shevchenko			interrupt-parent = <&UIC3>;
197951b8e4eSAndy Shevchenko			interrupts = <0x5 0x4>;
198951b8e4eSAndy Shevchenko			#dma-cells = <3>;
199951b8e4eSAndy Shevchenko		};
200951b8e4eSAndy Shevchenko
20131fc0bd4SRupjyoti Sarmah		SATA0: sata@bffd1000 {
20231fc0bd4SRupjyoti Sarmah			compatible = "amcc,sata-460ex";
203951b8e4eSAndy Shevchenko			reg = <4 0xbffd1000 0x800>;
20431fc0bd4SRupjyoti Sarmah			interrupt-parent = <&UIC3>;
205951b8e4eSAndy Shevchenko			interrupts = <0x0 0x4>;
206951b8e4eSAndy Shevchenko			dmas = <&AHBDMA 0 1 0>;
207951b8e4eSAndy Shevchenko			dma-names = "sata-dma";
20831fc0bd4SRupjyoti Sarmah		};
20931fc0bd4SRupjyoti Sarmah
2108bc4a51dSStefan Roese		POB0: opb {
2118bc4a51dSStefan Roese			compatible = "ibm,opb-460ex", "ibm,opb";
2128bc4a51dSStefan Roese			#address-cells = <1>;
2138bc4a51dSStefan Roese			#size-cells = <1>;
21471f34979SDavid Gibson			ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
2158bc4a51dSStefan Roese			clock-frequency = <0>; /* Filled in by U-Boot */
2168bc4a51dSStefan Roese
2178bc4a51dSStefan Roese			EBC0: ebc {
2188bc4a51dSStefan Roese				compatible = "ibm,ebc-460ex", "ibm,ebc";
21971f34979SDavid Gibson				dcr-reg = <0x012 0x002>;
2208bc4a51dSStefan Roese				#address-cells = <2>;
2218bc4a51dSStefan Roese				#size-cells = <1>;
2228bc4a51dSStefan Roese				clock-frequency = <0>; /* Filled in by U-Boot */
2235020231bSStefan Roese				/* ranges property is supplied by U-Boot */
22471f34979SDavid Gibson				interrupts = <0x6 0x4>;
2258bc4a51dSStefan Roese				interrupt-parent = <&UIC1>;
2265020231bSStefan Roese
2275020231bSStefan Roese				nor_flash@0,0 {
2285020231bSStefan Roese					compatible = "amd,s29gl512n", "cfi-flash";
2295020231bSStefan Roese					bank-width = <2>;
23071f34979SDavid Gibson					reg = <0x00000000 0x00000000 0x04000000>;
2315020231bSStefan Roese					#address-cells = <1>;
2325020231bSStefan Roese					#size-cells = <1>;
2335020231bSStefan Roese					partition@0 {
2345020231bSStefan Roese						label = "kernel";
23571f34979SDavid Gibson						reg = <0x00000000 0x001e0000>;
2365020231bSStefan Roese					};
2375020231bSStefan Roese					partition@1e0000 {
2385020231bSStefan Roese						label = "dtb";
23971f34979SDavid Gibson						reg = <0x001e0000 0x00020000>;
2405020231bSStefan Roese					};
2415020231bSStefan Roese					partition@200000 {
2425020231bSStefan Roese						label = "ramdisk";
24371f34979SDavid Gibson						reg = <0x00200000 0x01400000>;
2445020231bSStefan Roese					};
2455020231bSStefan Roese					partition@1600000 {
2465020231bSStefan Roese						label = "jffs2";
24771f34979SDavid Gibson						reg = <0x01600000 0x00400000>;
2485020231bSStefan Roese					};
2495020231bSStefan Roese					partition@1a00000 {
2505020231bSStefan Roese						label = "user";
25171f34979SDavid Gibson						reg = <0x01a00000 0x02560000>;
2525020231bSStefan Roese					};
2535020231bSStefan Roese					partition@3f60000 {
2545020231bSStefan Roese						label = "env";
25571f34979SDavid Gibson						reg = <0x03f60000 0x00040000>;
2565020231bSStefan Roese					};
2575020231bSStefan Roese					partition@3fa0000 {
2585020231bSStefan Roese						label = "u-boot";
25971f34979SDavid Gibson						reg = <0x03fa0000 0x00060000>;
2605020231bSStefan Roese					};
2615020231bSStefan Roese				};
26288eeb72eSStefan Roese
2638960f7ffSRupjyoti Sarmah				cpld@2,0 {
2648960f7ffSRupjyoti Sarmah					compatible = "amcc,ppc460ex-bcsr";
2658960f7ffSRupjyoti Sarmah					reg = <2 0x0 0x9>;
2668960f7ffSRupjyoti Sarmah				};
2678960f7ffSRupjyoti Sarmah
26888eeb72eSStefan Roese				ndfc@3,0 {
26988eeb72eSStefan Roese					compatible = "ibm,ndfc";
27088eeb72eSStefan Roese					reg = <0x00000003 0x00000000 0x00002000>;
27188eeb72eSStefan Roese					ccr = <0x00001000>;
27288eeb72eSStefan Roese					bank-settings = <0x80002222>;
27388eeb72eSStefan Roese					#address-cells = <1>;
27488eeb72eSStefan Roese					#size-cells = <1>;
27588eeb72eSStefan Roese
27688eeb72eSStefan Roese					nand {
27788eeb72eSStefan Roese						#address-cells = <1>;
27888eeb72eSStefan Roese						#size-cells = <1>;
27988eeb72eSStefan Roese
28088eeb72eSStefan Roese						partition@0 {
28188eeb72eSStefan Roese							label = "u-boot";
28288eeb72eSStefan Roese							reg = <0x00000000 0x00100000>;
28388eeb72eSStefan Roese						};
28488eeb72eSStefan Roese						partition@100000 {
28588eeb72eSStefan Roese							label = "user";
28688eeb72eSStefan Roese							reg = <0x00000000 0x03f00000>;
28788eeb72eSStefan Roese						};
28888eeb72eSStefan Roese					};
28988eeb72eSStefan Roese				};
2908bc4a51dSStefan Roese			};
2918bc4a51dSStefan Roese
2928bc4a51dSStefan Roese			UART0: serial@ef600300 {
2938bc4a51dSStefan Roese				device_type = "serial";
2948bc4a51dSStefan Roese				compatible = "ns16550";
29571f34979SDavid Gibson				reg = <0xef600300 0x00000008>;
29671f34979SDavid Gibson				virtual-reg = <0xef600300>;
2978bc4a51dSStefan Roese				clock-frequency = <0>; /* Filled in by U-Boot */
2988bc4a51dSStefan Roese				current-speed = <0>; /* Filled in by U-Boot */
2998bc4a51dSStefan Roese				interrupt-parent = <&UIC1>;
30071f34979SDavid Gibson				interrupts = <0x1 0x4>;
3018bc4a51dSStefan Roese			};
3028bc4a51dSStefan Roese
3038bc4a51dSStefan Roese			UART1: serial@ef600400 {
3048bc4a51dSStefan Roese				device_type = "serial";
3058bc4a51dSStefan Roese				compatible = "ns16550";
30671f34979SDavid Gibson				reg = <0xef600400 0x00000008>;
30771f34979SDavid Gibson				virtual-reg = <0xef600400>;
3088bc4a51dSStefan Roese				clock-frequency = <0>; /* Filled in by U-Boot */
3098bc4a51dSStefan Roese				current-speed = <0>; /* Filled in by U-Boot */
3108bc4a51dSStefan Roese				interrupt-parent = <&UIC0>;
31171f34979SDavid Gibson				interrupts = <0x1 0x4>;
3128bc4a51dSStefan Roese			};
3138bc4a51dSStefan Roese
3148bc4a51dSStefan Roese			IIC0: i2c@ef600700 {
3158bc4a51dSStefan Roese				compatible = "ibm,iic-460ex", "ibm,iic";
31671f34979SDavid Gibson				reg = <0xef600700 0x00000014>;
3178bc4a51dSStefan Roese				interrupt-parent = <&UIC0>;
31871f34979SDavid Gibson				interrupts = <0x2 0x4>;
319018f76ecSBenjamin Herrenschmidt				#address-cells = <1>;
320018f76ecSBenjamin Herrenschmidt				#size-cells = <0>;
321018f76ecSBenjamin Herrenschmidt                                rtc@68 {
3225edc2aaeSStefan Agner                                        compatible = "st,m41t80";
323018f76ecSBenjamin Herrenschmidt                                        reg = <0x68>;
324018f76ecSBenjamin Herrenschmidt					interrupt-parent = <&UIC2>;
325018f76ecSBenjamin Herrenschmidt					interrupts = <0x19 0x8>;
326018f76ecSBenjamin Herrenschmidt                                };
327018f76ecSBenjamin Herrenschmidt                                sttm@48 {
328018f76ecSBenjamin Herrenschmidt                                        compatible = "ad,ad7414";
329018f76ecSBenjamin Herrenschmidt                                        reg = <0x48>;
330018f76ecSBenjamin Herrenschmidt					interrupt-parent = <&UIC1>;
331018f76ecSBenjamin Herrenschmidt					interrupts = <0x14 0x8>;
332018f76ecSBenjamin Herrenschmidt                                };
3338bc4a51dSStefan Roese			};
3348bc4a51dSStefan Roese
3358bc4a51dSStefan Roese			IIC1: i2c@ef600800 {
3368bc4a51dSStefan Roese				compatible = "ibm,iic-460ex", "ibm,iic";
33771f34979SDavid Gibson				reg = <0xef600800 0x00000014>;
3388bc4a51dSStefan Roese				interrupt-parent = <&UIC0>;
33971f34979SDavid Gibson				interrupts = <0x3 0x4>;
3408bc4a51dSStefan Roese			};
3418bc4a51dSStefan Roese
3428960f7ffSRupjyoti Sarmah			GPIO0: gpio@ef600b00 {
3438960f7ffSRupjyoti Sarmah				compatible = "ibm,ppc4xx-gpio";
3448960f7ffSRupjyoti Sarmah				reg = <0xef600b00 0x00000048>;
3458960f7ffSRupjyoti Sarmah				gpio-controller;
3468960f7ffSRupjyoti Sarmah			};
3478960f7ffSRupjyoti Sarmah
3488bc4a51dSStefan Roese			ZMII0: emac-zmii@ef600d00 {
3498bc4a51dSStefan Roese				compatible = "ibm,zmii-460ex", "ibm,zmii";
35071f34979SDavid Gibson				reg = <0xef600d00 0x0000000c>;
3518bc4a51dSStefan Roese			};
3528bc4a51dSStefan Roese
3538bc4a51dSStefan Roese			RGMII0: emac-rgmii@ef601500 {
3548bc4a51dSStefan Roese				compatible = "ibm,rgmii-460ex", "ibm,rgmii";
35571f34979SDavid Gibson				reg = <0xef601500 0x00000008>;
3568bc4a51dSStefan Roese				has-mdio;
3578bc4a51dSStefan Roese			};
3588bc4a51dSStefan Roese
359a6190a84SStefan Roese			TAH0: emac-tah@ef601350 {
360a6190a84SStefan Roese				compatible = "ibm,tah-460ex", "ibm,tah";
36171f34979SDavid Gibson				reg = <0xef601350 0x00000030>;
362a6190a84SStefan Roese			};
363a6190a84SStefan Roese
364a6190a84SStefan Roese			TAH1: emac-tah@ef601450 {
365a6190a84SStefan Roese				compatible = "ibm,tah-460ex", "ibm,tah";
36671f34979SDavid Gibson				reg = <0xef601450 0x00000030>;
367a6190a84SStefan Roese			};
368a6190a84SStefan Roese
3698bc4a51dSStefan Roese			EMAC0: ethernet@ef600e00 {
3708bc4a51dSStefan Roese				device_type = "network";
37105781ccdSGrant Erickson				compatible = "ibm,emac-460ex", "ibm,emac4sync";
3728bc4a51dSStefan Roese				interrupt-parent = <&EMAC0>;
37371f34979SDavid Gibson				interrupts = <0x0 0x1>;
3748bc4a51dSStefan Roese				#interrupt-cells = <1>;
3758bc4a51dSStefan Roese				#address-cells = <0>;
3768bc4a51dSStefan Roese				#size-cells = <0>;
37771f34979SDavid Gibson				interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
37871f34979SDavid Gibson						 /*Wake*/   0x1 &UIC2 0x14 0x4>;
37905781ccdSGrant Erickson				reg = <0xef600e00 0x000000c4>;
3808bc4a51dSStefan Roese				local-mac-address = [000000000000]; /* Filled in by U-Boot */
3818bc4a51dSStefan Roese				mal-device = <&MAL0>;
3828bc4a51dSStefan Roese				mal-tx-channel = <0>;
3838bc4a51dSStefan Roese				mal-rx-channel = <0>;
3848bc4a51dSStefan Roese				cell-index = <0>;
38571f34979SDavid Gibson				max-frame-size = <9000>;
38671f34979SDavid Gibson				rx-fifo-size = <4096>;
38771f34979SDavid Gibson				tx-fifo-size = <2048>;
388835ad8e7SDave Mitchell				rx-fifo-size-gige = <16384>;
3898bc4a51dSStefan Roese				phy-mode = "rgmii";
39071f34979SDavid Gibson				phy-map = <0x00000000>;
3918bc4a51dSStefan Roese				rgmii-device = <&RGMII0>;
3928bc4a51dSStefan Roese				rgmii-channel = <0>;
393a6190a84SStefan Roese				tah-device = <&TAH0>;
394a6190a84SStefan Roese				tah-channel = <0>;
3958bc4a51dSStefan Roese				has-inverted-stacr-oc;
3968bc4a51dSStefan Roese				has-new-stacr-staopc;
3978bc4a51dSStefan Roese			};
3988bc4a51dSStefan Roese
3998bc4a51dSStefan Roese			EMAC1: ethernet@ef600f00 {
4008bc4a51dSStefan Roese				device_type = "network";
40105781ccdSGrant Erickson				compatible = "ibm,emac-460ex", "ibm,emac4sync";
4028bc4a51dSStefan Roese				interrupt-parent = <&EMAC1>;
40371f34979SDavid Gibson				interrupts = <0x0 0x1>;
4048bc4a51dSStefan Roese				#interrupt-cells = <1>;
4058bc4a51dSStefan Roese				#address-cells = <0>;
4068bc4a51dSStefan Roese				#size-cells = <0>;
40771f34979SDavid Gibson				interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
40871f34979SDavid Gibson						 /*Wake*/   0x1 &UIC2 0x15 0x4>;
40905781ccdSGrant Erickson				reg = <0xef600f00 0x000000c4>;
4108bc4a51dSStefan Roese				local-mac-address = [000000000000]; /* Filled in by U-Boot */
4118bc4a51dSStefan Roese				mal-device = <&MAL0>;
4128bc4a51dSStefan Roese				mal-tx-channel = <1>;
4138bc4a51dSStefan Roese				mal-rx-channel = <8>;
4148bc4a51dSStefan Roese				cell-index = <1>;
41571f34979SDavid Gibson				max-frame-size = <9000>;
41671f34979SDavid Gibson				rx-fifo-size = <4096>;
41771f34979SDavid Gibson				tx-fifo-size = <2048>;
418835ad8e7SDave Mitchell				rx-fifo-size-gige = <16384>;
4198bc4a51dSStefan Roese				phy-mode = "rgmii";
42071f34979SDavid Gibson				phy-map = <0x00000000>;
4218bc4a51dSStefan Roese				rgmii-device = <&RGMII0>;
4228bc4a51dSStefan Roese				rgmii-channel = <1>;
423a6190a84SStefan Roese				tah-device = <&TAH1>;
424a6190a84SStefan Roese				tah-channel = <1>;
4258bc4a51dSStefan Roese				has-inverted-stacr-oc;
4268bc4a51dSStefan Roese				has-new-stacr-staopc;
427a6190a84SStefan Roese				mdio-device = <&EMAC0>;
4288bc4a51dSStefan Roese			};
4298bc4a51dSStefan Roese		};
4308bc4a51dSStefan Roese
4318bc4a51dSStefan Roese		PCIX0: pci@c0ec00000 {
4328bc4a51dSStefan Roese			device_type = "pci";
4338bc4a51dSStefan Roese			#interrupt-cells = <1>;
4348bc4a51dSStefan Roese			#size-cells = <2>;
4358bc4a51dSStefan Roese			#address-cells = <3>;
4368bc4a51dSStefan Roese			compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
4378bc4a51dSStefan Roese			primary;
4388bc4a51dSStefan Roese			large-inbound-windows;
4398bc4a51dSStefan Roese			enable-msi-hole;
44071f34979SDavid Gibson			reg = <0x0000000c 0x0ec00000   0x00000008	/* Config space access */
44171f34979SDavid Gibson			       0x00000000 0x00000000 0x00000000		/* no IACK cycles */
44271f34979SDavid Gibson			       0x0000000c 0x0ed00000   0x00000004   /* Special cycles */
44371f34979SDavid Gibson			       0x0000000c 0x0ec80000 0x00000100	/* Internal registers */
44471f34979SDavid Gibson			       0x0000000c 0x0ec80100  0x000000fc>;	/* Internal messaging registers */
4458bc4a51dSStefan Roese
4468bc4a51dSStefan Roese			/* Outbound ranges, one memory and one IO,
4478bc4a51dSStefan Roese			 * later cannot be changed
4488bc4a51dSStefan Roese			 */
44971f34979SDavid Gibson			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
45084d727a1SBenjamin Herrenschmidt				  0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
45171f34979SDavid Gibson				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
4528bc4a51dSStefan Roese
4538bc4a51dSStefan Roese			/* Inbound 2GB range starting at 0 */
45471f34979SDavid Gibson			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
4558bc4a51dSStefan Roese
4568bc4a51dSStefan Roese			/* This drives busses 0 to 0x3f */
45771f34979SDavid Gibson			bus-range = <0x0 0x3f>;
4588bc4a51dSStefan Roese
4598bc4a51dSStefan Roese			/* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
46071f34979SDavid Gibson			interrupt-map-mask = <0x0 0x0 0x0 0x0>;
46171f34979SDavid Gibson			interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
4628bc4a51dSStefan Roese		};
4638bc4a51dSStefan Roese
46486bc917dSMichael Ellerman		PCIE0: pcie@d00000000 {
4658bc4a51dSStefan Roese			device_type = "pci";
4668bc4a51dSStefan Roese			#interrupt-cells = <1>;
4678bc4a51dSStefan Roese			#size-cells = <2>;
4688bc4a51dSStefan Roese			#address-cells = <3>;
4698bc4a51dSStefan Roese			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
4708bc4a51dSStefan Roese			primary;
47171f34979SDavid Gibson			port = <0x0>; /* port number */
47271f34979SDavid Gibson			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
47371f34979SDavid Gibson			       0x0000000c 0x08010000 0x00001000>;	/* Registers */
47471f34979SDavid Gibson			dcr-reg = <0x100 0x020>;
47571f34979SDavid Gibson			sdr-base = <0x300>;
4768bc4a51dSStefan Roese
4778bc4a51dSStefan Roese			/* Outbound ranges, one memory and one IO,
4788bc4a51dSStefan Roese			 * later cannot be changed
4798bc4a51dSStefan Roese			 */
48071f34979SDavid Gibson			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
48184d727a1SBenjamin Herrenschmidt				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
48271f34979SDavid Gibson				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
4838bc4a51dSStefan Roese
4848bc4a51dSStefan Roese			/* Inbound 2GB range starting at 0 */
48571f34979SDavid Gibson			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
4868bc4a51dSStefan Roese
4878bc4a51dSStefan Roese			/* This drives busses 40 to 0x7f */
48871f34979SDavid Gibson			bus-range = <0x40 0x7f>;
4898bc4a51dSStefan Roese
4908bc4a51dSStefan Roese			/* Legacy interrupts (note the weird polarity, the bridge seems
4918bc4a51dSStefan Roese			 * to invert PCIe legacy interrupts).
4928bc4a51dSStefan Roese			 * We are de-swizzling here because the numbers are actually for
4938bc4a51dSStefan Roese			 * port of the root complex virtual P2P bridge. But I want
4948bc4a51dSStefan Roese			 * to avoid putting a node for it in the tree, so the numbers
4958bc4a51dSStefan Roese			 * below are basically de-swizzled numbers.
4968bc4a51dSStefan Roese			 * The real slot is on idsel 0, so the swizzling is 1:1
4978bc4a51dSStefan Roese			 */
49871f34979SDavid Gibson			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
4998bc4a51dSStefan Roese			interrupt-map = <
50071f34979SDavid Gibson				0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
50171f34979SDavid Gibson				0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
50271f34979SDavid Gibson				0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
50371f34979SDavid Gibson				0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
5048bc4a51dSStefan Roese		};
5058bc4a51dSStefan Roese
50686bc917dSMichael Ellerman		PCIE1: pcie@d20000000 {
5078bc4a51dSStefan Roese			device_type = "pci";
5088bc4a51dSStefan Roese			#interrupt-cells = <1>;
5098bc4a51dSStefan Roese			#size-cells = <2>;
5108bc4a51dSStefan Roese			#address-cells = <3>;
5118bc4a51dSStefan Roese			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
5128bc4a51dSStefan Roese			primary;
51371f34979SDavid Gibson			port = <0x1>; /* port number */
51471f34979SDavid Gibson			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
51571f34979SDavid Gibson			       0x0000000c 0x08011000 0x00001000>;	/* Registers */
51671f34979SDavid Gibson			dcr-reg = <0x120 0x020>;
51771f34979SDavid Gibson			sdr-base = <0x340>;
5188bc4a51dSStefan Roese
5198bc4a51dSStefan Roese			/* Outbound ranges, one memory and one IO,
5208bc4a51dSStefan Roese			 * later cannot be changed
5218bc4a51dSStefan Roese			 */
52271f34979SDavid Gibson			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
52384d727a1SBenjamin Herrenschmidt				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
52471f34979SDavid Gibson				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
5258bc4a51dSStefan Roese
5268bc4a51dSStefan Roese			/* Inbound 2GB range starting at 0 */
52771f34979SDavid Gibson			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
5288bc4a51dSStefan Roese
5298bc4a51dSStefan Roese			/* This drives busses 80 to 0xbf */
53071f34979SDavid Gibson			bus-range = <0x80 0xbf>;
5318bc4a51dSStefan Roese
5328bc4a51dSStefan Roese			/* Legacy interrupts (note the weird polarity, the bridge seems
5338bc4a51dSStefan Roese			 * to invert PCIe legacy interrupts).
5348bc4a51dSStefan Roese			 * We are de-swizzling here because the numbers are actually for
5358bc4a51dSStefan Roese			 * port of the root complex virtual P2P bridge. But I want
5368bc4a51dSStefan Roese			 * to avoid putting a node for it in the tree, so the numbers
5378bc4a51dSStefan Roese			 * below are basically de-swizzled numbers.
5388bc4a51dSStefan Roese			 * The real slot is on idsel 0, so the swizzling is 1:1
5398bc4a51dSStefan Roese			 */
54071f34979SDavid Gibson			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
5418bc4a51dSStefan Roese			interrupt-map = <
54271f34979SDavid Gibson				0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
54371f34979SDavid Gibson				0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
54471f34979SDavid Gibson				0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
54571f34979SDavid Gibson				0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
5468bc4a51dSStefan Roese		};
5478bc4a51dSStefan Roese	};
5488bc4a51dSStefan Roese};
549