/openbmc/linux/arch/arm/boot/dts/nvidia/ |
H A D | tegra124-nyan-blaze-emc.dtsi | 92 0x40040001 93 0x8000000a 94 0x00000001 95 0x00000001 96 0x00000002 97 0x00000000 98 0x00000002 99 0x00000001 100 0x00000002 101 0x00000008 [all …]
|
/openbmc/u-boot/arch/m68k/include/asm/ |
H A D | m5272.h | 20 #define GPIO_PACNT_PA15MSK (0xC0000000) 21 #define GPIO_PACNT_DGNT1 (0x40000000) 22 #define GPIO_PACNT_PA14MSK (0x30000000) 23 #define GPIO_PACNT_DREQ1 (0x10000000) 24 #define GPIO_PACNT_PA13MSK (0x0C000000) 25 #define GPIO_PACNT_DFSC3 (0x04000000) 26 #define GPIO_PACNT_PA12MSK (0x03000000) 27 #define GPIO_PACNT_DFSC2 (0x01000000) 28 #define GPIO_PACNT_PA11MSK (0x00C00000) 29 #define GPIO_PACNT_QSPI_CS1 (0x00800000) [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/nbio/ |
H A D | nbio_2_3_default.h | 26 #define mmBIF_BX_PF_MM_INDEX_DEFAULT 0x00000000 27 #define mmBIF_BX_PF_MM_DATA_DEFAULT 0x00000000 28 #define mmBIF_BX_PF_MM_INDEX_HI_DEFAULT 0x00000000 32 #define mmSYSHUB_INDEX_OVLP_DEFAULT 0x00000000 33 #define mmSYSHUB_DATA_OVLP_DEFAULT 0x00000000 34 #define mmPCIE_INDEX_DEFAULT 0x00000000 35 #define mmPCIE_DATA_DEFAULT 0x00000000 36 #define mmPCIE_INDEX2_DEFAULT 0x00000000 37 #define mmPCIE_DATA2_DEFAULT 0x00000000 38 #define mmSBIOS_SCRATCH_0_DEFAULT 0x00000000 [all …]
|
H A D | nbio_7_0_default.h | 26 #define cfgNB_NBCFG0_NB_VENDOR_ID_DEFAULT 0x00000000 27 #define cfgNB_NBCFG0_NB_DEVICE_ID_DEFAULT 0x00000000 28 #define cfgNB_NBCFG0_NB_COMMAND_DEFAULT 0x00000000 29 #define cfgNB_NBCFG0_NB_STATUS_DEFAULT 0x00000000 30 #define cfgNB_NBCFG0_NB_REVISION_ID_DEFAULT 0x00000000 31 #define cfgNB_NBCFG0_NB_REGPROG_INF_DEFAULT 0x00000000 32 #define cfgNB_NBCFG0_NB_SUB_CLASS_DEFAULT 0x00000000 33 #define cfgNB_NBCFG0_NB_BASE_CODE_DEFAULT 0x00000000 34 #define cfgNB_NBCFG0_NB_CACHE_LINE_DEFAULT 0x00000000 35 #define cfgNB_NBCFG0_NB_LATENCY_DEFAULT 0x00000000 [all …]
|
/openbmc/linux/drivers/parisc/ |
H A D | lasi.c | 29 #define LASI_VER 0xC008 /* LASI Version */ 31 #define LASI_IO_CONF 0x7FFFE /* LASI primary configuration register */ 32 #define LASI_IO_CONF2 0x7FFFF /* LASI secondary configuration register */ 39 case 0x74: irq = 7; break; /* Centronics */ in lasi_choose_irq() 40 case 0x7B: irq = 13; break; /* Audio */ in lasi_choose_irq() 41 case 0x81: irq = 14; break; /* Lasi itself */ in lasi_choose_irq() 42 case 0x82: irq = 9; break; /* SCSI */ in lasi_choose_irq() 43 case 0x83: irq = 20; break; /* Floppy */ in lasi_choose_irq() 44 case 0x84: irq = 26; break; /* PS/2 Keyboard */ in lasi_choose_irq() 45 case 0x87: irq = 18; break; /* ISDN */ in lasi_choose_irq() [all …]
|
/openbmc/linux/sound/soc/fsl/ |
H A D | fsl_dma.h | 10 u8 res0[0x100]; 30 u8 res2[0x38]; 35 #define CCSR_DMA_MR_BWC_DISABLED 0x0F000000 37 #define CCSR_DMA_MR_BWC_MASK 0x0F000000 40 #define CCSR_DMA_MR_EMP_EN 0x00200000 41 #define CCSR_DMA_MR_EMS_EN 0x00040000 42 #define CCSR_DMA_MR_DAHTS_MASK 0x00030000 43 #define CCSR_DMA_MR_DAHTS_1 0x00000000 44 #define CCSR_DMA_MR_DAHTS_2 0x00010000 45 #define CCSR_DMA_MR_DAHTS_4 0x00020000 [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/subdev/fb/ |
H A D | ramnv40.c | 43 ret = nvbios_pll_parse(bios, 0x04, &pll); in nv40_ram_calc() 50 if (ret < 0) in nv40_ram_calc() 53 ram->ctrl = 0x80000000 | (log2P << 16); in nv40_ram_calc() 56 ram->ctrl |= 0x00000100; in nv40_ram_calc() 59 ram->ctrl |= 0x40000000; in nv40_ram_calc() 63 return 0; in nv40_ram_calc() 74 u32 crtc_mask = 0; in nv40_ram_prog() 79 for (i = 0; i < 2; i++) { in nv40_ram_prog() 80 u32 vbl = nvkm_rd32(device, 0x600808 + (i * 0x2000)); in nv40_ram_prog() 81 u32 cnt = 0; in nv40_ram_prog() [all …]
|
/openbmc/linux/drivers/gpu/drm/etnaviv/ |
H A D | state.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 48 #define VARYING_COMPONENT_USE_UNUSED 0x00000000 49 #define VARYING_COMPONENT_USE_USED 0x00000001 50 #define VARYING_COMPONENT_USE_POINTCOORD_X 0x00000002 51 #define VARYING_COMPONENT_USE_POINTCOORD_Y 0x00000003 52 #define FE_DATA_TYPE_BYTE 0x00000000 53 #define FE_DATA_TYPE_UNSIGNED_BYTE 0x00000001 54 #define FE_DATA_TYPE_SHORT 0x00000002 55 #define FE_DATA_TYPE_UNSIGNED_SHORT 0x00000003 [all …]
|
/openbmc/u-boot/arch/powerpc/include/asm/ |
H A D | fsl_dma.h | 16 #define FSL_DMA_MR_CS 0x00000001 /* Channel start */ 17 #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */ 18 #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */ 19 #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */ 20 #define FSL_DMA_MR_EOTIE 0x00000080 /* End-of-transfer interrupt en */ 21 #define FSL_DMA_MR_PRC_MASK 0x00000c00 /* PCI read command */ 22 #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */ 23 #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */ 24 #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */ 25 #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */ [all …]
|
H A D | e300.h | 9 #define PVR_E300C1 0x80830000 10 #define PVR_E300C2 0x80840000 11 #define PVR_E300C3 0x80850000 12 #define PVR_E300C4 0x80860000 15 * Hardware Implementation-Dependent Register 0 (HID0) 19 #define HID0_MASK_MACHINE_CHECK 0x00000000 20 #define HID0_ENABLE_MACHINE_CHECK 0x80000000 22 #define HID0_DISABLE_CACHE_PARITY 0x00000000 23 #define HID0_ENABLE_CACHE_PARITY 0x40000000 25 #define HID0_DISABLE_ADDRESS_PARITY 0x00000000 /* on mpc8349ads must be disabled */ [all …]
|
/openbmc/u-boot/drivers/net/ |
H A D | pch_gbe.h | 28 #define PCH_GBE_INT_RX_DMA_CMPLT 0x00000001 29 #define PCH_GBE_INT_RX_VALID 0x00000002 30 #define PCH_GBE_INT_RX_FRAME_ERR 0x00000004 31 #define PCH_GBE_INT_RX_FIFO_ERR 0x00000008 32 #define PCH_GBE_INT_RX_DMA_ERR 0x00000010 33 #define PCH_GBE_INT_RX_DSC_EMP 0x00000020 34 #define PCH_GBE_INT_TX_CMPLT 0x00000100 35 #define PCH_GBE_INT_TX_DMA_CMPLT 0x00000200 36 #define PCH_GBE_INT_TX_FIFO_ERR 0x00000400 37 #define PCH_GBE_INT_TX_DMA_ERR 0x00000800 [all …]
|
/openbmc/linux/arch/mips/boot/dts/loongson/ |
H A D | rs780e-pch.dtsi | 8 ranges = <0 0x10000000 0 0x10000000 0 0x10000000 9 0 0x40000000 0 0x40000000 0 0x40000000 10 0xfd 0xfe000000 0xfd 0xfe000000 0 0x2000000 /* PCI Config Space */>; 18 reg = <0 0x1a000000 0 0x02000000>; 20 ranges = <0x01000000 0 0x00004000 0 0x18004000 0 0x0000c000>, 21 <0x02000000 0 0x40000000 0 0x40000000 0 0x40000000>; 28 ranges = <1 0 0 0x18000000 0x4000>; 32 reg = <1 0x70 0x8>; 39 reg = <1 0x800 0x100>;
|
H A D | loongson64v_4core_virtio.dts | 12 #address-cells = <0>; 22 ranges = <0 0x1fe00000 0 0x1fe00000 0x100000 23 0 0x3ff00000 0 0x3ff00000 0x100000 24 0xefd 0xfb000000 0xefd 0xfb000000 0x10000000>; 28 reg = <0 0x3ff01400 0x64>; 37 loongson,parent_int_map = <0x00000001>, /* int0 */ 38 <0xfffffffe>, /* int1 */ 39 <0x00000000>, /* int2 */ 40 <0x00000000>; /* int3 */ 46 reg = <0 0x1fe001e0 0x8>; [all …]
|
/openbmc/linux/drivers/net/ethernet/stmicro/stmmac/ |
H A D | dwmac1000.h | 14 #define GMAC_CONTROL 0x00000000 /* Configuration */ 15 #define GMAC_FRAME_FILTER 0x00000004 /* Frame Filter */ 16 #define GMAC_HASH_HIGH 0x00000008 /* Multicast Hash Table High */ 17 #define GMAC_HASH_LOW 0x0000000c /* Multicast Hash Table Low */ 18 #define GMAC_MII_ADDR 0x00000010 /* MII Address */ 19 #define GMAC_MII_DATA 0x00000014 /* MII Data */ 20 #define GMAC_FLOW_CTRL 0x00000018 /* Flow Control */ 21 #define GMAC_VLAN_TAG 0x0000001c /* VLAN Tag */ 22 #define GMAC_DEBUG 0x00000024 /* GMAC debug register */ 23 #define GMAC_WAKEUP_FILTER 0x00000028 /* Wake-up Frame Filter */ [all …]
|
/openbmc/linux/arch/s390/include/asm/ |
H A D | ptrace.h | 14 #define PIF_SYSCALL 0 /* inside a system call */ 26 #define PSW32_MASK_PER _AC(0x40000000, UL) 27 #define PSW32_MASK_DAT _AC(0x04000000, UL) 28 #define PSW32_MASK_IO _AC(0x02000000, UL) 29 #define PSW32_MASK_EXT _AC(0x01000000, UL) 30 #define PSW32_MASK_KEY _AC(0x00F00000, UL) 31 #define PSW32_MASK_BASE _AC(0x00080000, UL) /* Always one */ 32 #define PSW32_MASK_MCHECK _AC(0x00040000, UL) 33 #define PSW32_MASK_WAIT _AC(0x00020000, UL) 34 #define PSW32_MASK_PSTATE _AC(0x00010000, UL) [all …]
|
/openbmc/linux/drivers/media/platform/nxp/ |
H A D | imx-pxp.h | 13 #define HW_PXP_CTRL (0x00000000) 14 #define HW_PXP_CTRL_SET (0x00000004) 15 #define HW_PXP_CTRL_CLR (0x00000008) 16 #define HW_PXP_CTRL_TOG (0x0000000c) 18 #define BM_PXP_CTRL_SFTRST 0x80000000 21 #define BM_PXP_CTRL_CLKGATE 0x40000000 24 #define BM_PXP_CTRL_RSVD4 0x20000000 27 #define BM_PXP_CTRL_EN_REPEAT 0x10000000 30 #define BM_PXP_CTRL_ENABLE_ROTATE1 0x08000000 33 #define BM_PXP_CTRL_ENABLE_ROTATE0 0x04000000 [all …]
|
/openbmc/linux/arch/sh/include/asm/ |
H A D | dma-register.h | 14 #define SAR 0x00 /* Source Address Register */ 15 #define DAR 0x04 /* Destination Address Register */ 16 #define TCR 0x08 /* Transfer Count Register */ 17 #define CHCR 0x0C /* Channel Control Register */ 18 #define DMAOR 0x40 /* DMA Operation Register */ 21 #define DMAOR_AE 0x00000004 /* Address Error Flag */ 22 #define DMAOR_NMIF 0x00000002 23 #define DMAOR_DME 0x00000001 /* DMA Master Enable */ 26 #define REQ_L 0x00000000 27 #define REQ_E 0x00080000 [all …]
|
/openbmc/linux/include/linux/mtd/ |
H A D | ndfc.h | 12 #define NDFC_CMD 0x00 13 #define NDFC_ALE 0x04 14 #define NDFC_DATA 0x08 15 #define NDFC_ECC 0x10 16 #define NDFC_BCFG0 0x30 17 #define NDFC_BCFG1 0x34 18 #define NDFC_BCFG2 0x38 19 #define NDFC_BCFG3 0x3c 20 #define NDFC_CCR 0x40 21 #define NDFC_STAT 0x44 [all …]
|
/openbmc/u-boot/include/linux/mtd/ |
H A D | ndfc.h | 18 #define NDFC_CMD 0x00 19 #define NDFC_ALE 0x04 20 #define NDFC_DATA 0x08 21 #define NDFC_ECC 0x10 22 #define NDFC_BCFG0 0x30 23 #define NDFC_BCFG1 0x34 24 #define NDFC_BCFG2 0x38 25 #define NDFC_BCFG3 0x3c 26 #define NDFC_CCR 0x40 27 #define NDFC_STAT 0x44 [all …]
|
/openbmc/linux/drivers/net/ethernet/intel/ixgbe/ |
H A D | ixgbe_dcb_82598.h | 10 #define IXGBE_DPMCS_TDPAC 0x00000001 /* 0 Round Robin, 1 DFP - Deficit Fixed Priority */ 11 #define IXGBE_DPMCS_TRM 0x00000010 /* Transmit Recycle Mode */ 12 #define IXGBE_DPMCS_ARBDIS 0x00000040 /* DCB arbiter disable */ 13 #define IXGBE_DPMCS_TSOEF 0x00080000 /* TSO Expand Factor: 0=x4, 1=x2 */ 15 #define IXGBE_RUPPBMR_MQA 0x80000000 /* Enable UP to queue mapping */ 18 #define IXGBE_RT2CR_LSP 0x80000000 /* LSP enable bit */ 20 #define IXGBE_RDRXCTL_MPBEN 0x00000010 /* DMA config for multiple packet buffers enable */ 21 #define IXGBE_RDRXCTL_MCEN 0x00000040 /* DMA config for multiple cores (RSS) enable */ 25 #define IXGBE_TDTQ2TCCR_GSP 0x40000000 26 #define IXGBE_TDTQ2TCCR_LSP 0x80000000 [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/fifo/ |
H A D | tu102.c | 45 nvkm_wr32(device, device->vfn->addr.user + 0x0090, chan->func->doorbell_handle(chan)); in tu102_chan_start() 66 return nvkm_rd32(device, 0x002b0c + (runl->id * 0x10)) & 0x00008000; in tu102_runl_pending() 76 nvkm_wr32(device, 0x002b00 + (runl->id * 0x10), lower_32_bits(addr)); in tu102_runl_commit() 77 nvkm_wr32(device, 0x002b04 + (runl->id * 0x10), upper_32_bits(addr)); in tu102_runl_commit() 78 nvkm_wr32(device, 0x002b08 + (runl->id * 0x10), count); in tu102_runl_commit() 99 { 0x01, "DISPLAY" }, 100 { 0x03, "PTP" }, 101 { 0x06, "PWR_PMU" }, 102 { 0x08, "IFB", NULL, NVKM_ENGINE_IFB }, 103 { 0x09, "PERF" }, [all …]
|
/openbmc/linux/drivers/infiniband/hw/irdma/ |
H A D | icrdma_hw.h | 8 #define VFPE_CQPTAIL1 0x0000a000 9 #define VFPE_CQPDB1 0x0000bc00 10 #define VFPE_CCQPSTATUS1 0x0000b800 11 #define VFPE_CCQPHIGH1 0x00009800 12 #define VFPE_CCQPLOW1 0x0000ac00 13 #define VFPE_CQARM1 0x0000b400 14 #define VFPE_CQARM1 0x0000b400 15 #define VFPE_CQACK1 0x0000b000 16 #define VFPE_AEQALLOC1 0x0000a400 17 #define VFPE_CQPERRCODES1 0x00009c00 [all …]
|
/openbmc/linux/include/soc/fsl/qe/ |
H A D | qe.h | 32 QE_CLK_NONE = 0, 131 return 0; in cpm_muram_dma() 227 return 0; in qe_alive_during_sleep() 271 u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */ 284 __be32 traps[16]; /* Trap addresses, 0 == ignore */ 328 #define BD_STATUS_MASK 0xffff0000 329 #define BD_LENGTH_MASK 0x0000ffff 337 #define QE_RISC_ALLOCATION_RISC1 0x1 /* RISC 1 */ 338 #define QE_RISC_ALLOCATION_RISC2 0x2 /* RISC 2 */ 339 #define QE_RISC_ALLOCATION_RISC3 0x4 /* RISC 3 */ [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-mx6/ |
H A D | crm_regs.h | 9 #define CCM_CCOSR 0x020c4060 10 #define CCM_CCGR0 0x020C4068 11 #define CCM_CCGR1 0x020C406c 12 #define CCM_CCGR2 0x020C4070 13 #define CCM_CCGR3 0x020C4074 14 #define CCM_CCGR4 0x020C4078 15 #define CCM_CCGR5 0x020C407c 16 #define CCM_CCGR6 0x020C4080 18 #define PMU_MISC2 0x020C8170 22 u32 ccr; /* 0x0000 */ [all …]
|
/openbmc/linux/sound/soc/mxs/ |
H A D | mxs-saif.h | 10 #define SAIF_CTRL 0x0 11 #define SAIF_STAT 0x10 12 #define SAIF_DATA 0x20 13 #define SAIF_VERSION 0X30 16 #define BM_SAIF_CTRL_SFTRST 0x80000000 17 #define BM_SAIF_CTRL_CLKGATE 0x40000000 19 #define BM_SAIF_CTRL_BITCLK_MULT_RATE 0x38000000 22 #define BM_SAIF_CTRL_BITCLK_BASE_RATE 0x04000000 23 #define BM_SAIF_CTRL_FIFO_ERROR_IRQ_EN 0x02000000 24 #define BM_SAIF_CTRL_FIFO_SERVICE_IRQ_EN 0x01000000 [all …]
|