Home
last modified time | relevance | path

Searched defs:UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT (Results 1 – 13 of 13) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_7_0_sh_mask.h740 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Duvd_4_0_sh_mask.h603 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT 0x0000001c macro
H A Duvd_4_2_sh_mask.h626 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT 0x1c macro
H A Duvd_3_1_sh_mask.h620 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT 0x1c macro
H A Duvd_6_0_sh_mask.h690 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT 0x1c macro
H A Duvd_5_0_sh_mask.h688 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT 0x1c macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h1267 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Dvcn_2_5_sh_mask.h2914 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Dvcn_2_0_0_sh_mask.h2885 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Dvcn_2_6_0_sh_mask.h3237 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Dvcn_3_0_0_sh_mask.h3993 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Dvcn_4_0_0_sh_mask.h4243 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro
H A Dvcn_4_0_3_sh_mask.h4286 #define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT macro