Home
last modified time | relevance | path

Searched defs:UVD_MPC_CNTL__PERF_RST_MASK (Results 1 – 11 of 11) sorted by relevance

/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_4_0_sh_mask.h486 #define UVD_MPC_CNTL__PERF_RST_MASK 0x00000040L macro
H A Duvd_4_2_sh_mask.h473 #define UVD_MPC_CNTL__PERF_RST_MASK 0x40 macro
H A Duvd_3_1_sh_mask.h469 #define UVD_MPC_CNTL__PERF_RST_MASK 0x40 macro
H A Duvd_6_0_sh_mask.h507 #define UVD_MPC_CNTL__PERF_RST_MASK 0x40 macro
H A Duvd_5_0_sh_mask.h505 #define UVD_MPC_CNTL__PERF_RST_MASK 0x40 macro
/openbmc/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_2_5_sh_mask.h2837 #define UVD_MPC_CNTL__PERF_RST_MASK macro
H A Dvcn_2_0_0_sh_mask.h2602 #define UVD_MPC_CNTL__PERF_RST_MASK macro
H A Dvcn_2_6_0_sh_mask.h2829 #define UVD_MPC_CNTL__PERF_RST_MASK macro
H A Dvcn_3_0_0_sh_mask.h3910 #define UVD_MPC_CNTL__PERF_RST_MASK macro
H A Dvcn_4_0_0_sh_mask.h4160 #define UVD_MPC_CNTL__PERF_RST_MASK macro
H A Dvcn_4_0_3_sh_mask.h4201 #define UVD_MPC_CNTL__PERF_RST_MASK macro