Home
last modified time | relevance | path

Searched refs:vco (Results 1 – 25 of 72) sorted by relevance

123

/openbmc/linux/drivers/clk/spear/
H A Dclk-vco-pll.c94 for (*index = 0; *index < pll->vco->rtbl_cnt; (*index)++) { in clk_pll_round_rate_index()
97 *prate = pll_calc_rate(pll->vco->rtbl, vco_parent_rate, *index, in clk_pll_round_rate_index()
128 if (pll->vco->lock) in clk_pll_recalc_rate()
129 spin_lock_irqsave(pll->vco->lock, flags); in clk_pll_recalc_rate()
131 p = readl_relaxed(pll->vco->cfg_reg); in clk_pll_recalc_rate()
133 if (pll->vco->lock) in clk_pll_recalc_rate()
134 spin_unlock_irqrestore(pll->vco->lock, flags); in clk_pll_recalc_rate()
145 struct pll_rate_tbl *rtbl = pll->vco->rtbl; in clk_pll_set_rate()
151 if (pll->vco->lock) in clk_pll_set_rate()
152 spin_lock_irqsave(pll->vco->lock, flags); in clk_pll_set_rate()
[all …]
/openbmc/linux/drivers/clk/versatile/
H A Dclk-icst.c63 static int vco_get(struct clk_icst *icst, struct icst_vco *vco) in vco_get() argument
81 vco->v = val & INTEGRATOR_AP_CM_BITS; in vco_get()
82 vco->r = 22; in vco_get()
83 vco->s = 1; in vco_get()
96 vco->v = val & INTEGRATOR_AP_SYS_BITS; in vco_get()
97 vco->r = 46; in vco_get()
98 vco->s = 3; in vco_get()
113 vco->v = divxy ? 17 : 14; in vco_get()
114 vco->r = divxy ? 22 : 14; in vco_get()
115 vco->s = 1; in vco_get()
[all …]
H A Dicst.c27 unsigned long icst_hz(const struct icst_params *p, struct icst_vco vco) in icst_hz() argument
29 u64 dividend = p->ref * 2 * (u64)(vco.v + 8); in icst_hz()
30 u32 divisor = (vco.r + 2) * p->s2div[vco.s]; in icst_hz()
49 struct icst_vco vco = { .s = 1, .v = p->vd_max, .r = p->rd_max }; in icst_hz_to_vco() local
66 return vco; in icst_hz_to_vco()
68 vco.s = p->idx2s[i]; in icst_hz_to_vco()
91 vco.v = vd - 8; in icst_hz_to_vco()
92 vco.r = rd - 2; in icst_hz_to_vco()
99 return vco; in icst_hz_to_vco()
/openbmc/u-boot/arch/m68k/cpu/mcf5445x/
H A Dspeed.c74 int temp, vco = 0, bootmod_ccr, pdr; in setup_5441x_clocks() local
106 vco = ((in_be32(&pll->pcr) & PLL_CR_FBKDIV_BITS) + 1) * in setup_5441x_clocks()
108 gd->arch.vco_clk = vco; in setup_5441x_clocks()
114 gd->cpu_clk = vco / temp; /* cpu clock */ in setup_5441x_clocks()
115 gd->arch.flb_clk = vco / temp; /* FlexBus clock */ in setup_5441x_clocks()
121 gd->bus_clk = vco / temp; /* bus clock */ in setup_5441x_clocks()
124 gd->arch.sdhc_clk = vco / temp; in setup_5441x_clocks()
135 int vco = 0, temp, fbtemp, pcrvalue; in setup_5445x_clocks() local
197 vco = pPllmult[ccm->rcon & fbpll_mask] * CONFIG_SYS_INPUT_CLKSRC; in setup_5445x_clocks()
199 if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) { in setup_5445x_clocks()
[all …]
/openbmc/linux/drivers/gpu/drm/i915/display/
H A Dintel_cdclk.c272 unsigned int vco; in intel_hpll_vco() local
292 vco = vco_table[tmp & 0x7]; in intel_hpll_vco()
293 if (vco == 0) in intel_hpll_vco()
297 drm_dbg_kms(&dev_priv->drm, "HPLL VCO %u kHz\n", vco); in intel_hpll_vco()
299 return vco; in intel_hpll_vco()
314 cdclk_config->vco = intel_hpll_vco(dev_priv); in g33_get_cdclk()
323 switch (cdclk_config->vco) { in g33_get_cdclk()
340 cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco, in g33_get_cdclk()
347 cdclk_config->vco, tmp); in g33_get_cdclk()
396 cdclk_config->vco = intel_hpll_vco(dev_priv); in i965gm_get_cdclk()
[all …]
H A Dintel_dpll.c33 } dot, vco, n, m, m1, m2, p, p1; member
42 .vco = { .min = 908000, .max = 1512000 },
55 .vco = { .min = 908000, .max = 1512000 },
68 .vco = { .min = 908000, .max = 1512000 },
81 .vco = { .min = 1400000, .max = 2800000 },
94 .vco = { .min = 1400000, .max = 2800000 },
108 .vco = { .min = 1750000, .max = 3500000},
123 .vco = { .min = 1750000, .max = 3500000},
136 .vco = { .min = 1750000, .max = 3500000 },
150 .vco = { .min = 1750000, .max = 3500000 },
[all …]
/openbmc/u-boot/arch/arm/mach-socfpga/
H A Dclock_manager_gen5.c106 &clock_manager_base->main_pll.vco); in cm_basic_init()
109 &clock_manager_base->per_pll.vco); in cm_basic_init()
112 &clock_manager_base->sdr_pll.vco); in cm_basic_init()
127 readl(&clock_manager_base->main_pll.vco); in cm_basic_init()
128 readl(&clock_manager_base->per_pll.vco); in cm_basic_init()
129 readl(&clock_manager_base->sdr_pll.vco); in cm_basic_init()
136 writel(cfg->main_vco_base, &clock_manager_base->main_pll.vco); in cm_basic_init()
137 writel(cfg->peri_vco_base, &clock_manager_base->per_pll.vco); in cm_basic_init()
138 writel(cfg->sdram_vco_base, &clock_manager_base->sdr_pll.vco); in cm_basic_init()
193 &clock_manager_base->main_pll.vco); in cm_basic_init()
[all …]
H A Dclock_manager_s10.c175 unsigned long fref, refdiv, mdiv, reg, vco; in cm_get_main_vco_clk_hz() local
199 vco = fref / refdiv; in cm_get_main_vco_clk_hz()
200 vco = vco * (CLKMGR_MDIV_CONST + mdiv); in cm_get_main_vco_clk_hz()
201 return vco; in cm_get_main_vco_clk_hz()
206 unsigned long fref, refdiv, mdiv, reg, vco; in cm_get_per_vco_clk_hz() local
230 vco = fref / refdiv; in cm_get_per_vco_clk_hz()
231 vco = vco * (CLKMGR_MDIV_CONST + mdiv); in cm_get_per_vco_clk_hz()
232 return vco; in cm_get_per_vco_clk_hz()
/openbmc/u-boot/arch/m68k/cpu/mcf5227x/
H A Dspeed.c75 int vco, temp, pcrvalue, pfdr; in get_clocks() local
90 vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC; in get_clocks()
91 if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) { in get_clocks()
96 vco = in get_clocks()
100 gd->arch.vco_clk = vco; /* Vco clock */ in get_clocks()
103 vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC; in get_clocks()
104 gd->arch.vco_clk = vco; /* Vco clock */ in get_clocks()
113 gd->cpu_clk = vco / temp; /* cpu clock */ in get_clocks()
116 gd->arch.flb_clk = vco / temp; /* flexbus clock */ in get_clocks()
/openbmc/linux/drivers/clk/berlin/
H A Dberlin2-avpll.c115 struct berlin2_avpll_vco *vco = to_avpll_vco(hw); in berlin2_avpll_vco_is_enabled() local
118 reg = readl_relaxed(vco->base + VCO_CTRL0); in berlin2_avpll_vco_is_enabled()
119 if (vco->flags & BERLIN2_AVPLL_BIT_QUIRK) in berlin2_avpll_vco_is_enabled()
127 struct berlin2_avpll_vco *vco = to_avpll_vco(hw); in berlin2_avpll_vco_enable() local
130 reg = readl_relaxed(vco->base + VCO_CTRL0); in berlin2_avpll_vco_enable()
131 if (vco->flags & BERLIN2_AVPLL_BIT_QUIRK) in berlin2_avpll_vco_enable()
135 writel_relaxed(reg, vco->base + VCO_CTRL0); in berlin2_avpll_vco_enable()
142 struct berlin2_avpll_vco *vco = to_avpll_vco(hw); in berlin2_avpll_vco_disable() local
145 reg = readl_relaxed(vco->base + VCO_CTRL0); in berlin2_avpll_vco_disable()
146 if (vco->flags & BERLIN2_AVPLL_BIT_QUIRK) in berlin2_avpll_vco_disable()
[all …]
/openbmc/linux/drivers/clk/
H A Dclk-si544.c223 u64 vco; in si544_calc_muldiv() local
248 vco = FVCO_MIN + ls_freq - 1; in si544_calc_muldiv()
249 do_div(vco, ls_freq); in si544_calc_muldiv()
250 settings->hs_div = vco; in si544_calc_muldiv()
258 vco = (u64)ls_freq * settings->hs_div; in si544_calc_muldiv()
261 tmp = do_div(vco, FXO); in si544_calc_muldiv()
262 settings->fb_div_int = vco; in si544_calc_muldiv()
265 vco = (u64)tmp << 32; in si544_calc_muldiv()
266 vco += FXO / 2; /* Round to nearest multiple */ in si544_calc_muldiv()
267 do_div(vco, FXO); in si544_calc_muldiv()
[all …]
/openbmc/linux/drivers/clk/pistachio/
H A Dclk-pll.c199 u64 val, vco, old_postdiv1, old_postdiv2; in pll_gf40lp_frac_set_rate() local
210 vco = params->fref; in pll_gf40lp_frac_set_rate()
211 vco *= (params->fbdiv << 24) + params->frac; in pll_gf40lp_frac_set_rate()
212 vco = div64_u64(vco, params->refdiv << 24); in pll_gf40lp_frac_set_rate()
214 if (vco < MIN_VCO_FRAC_FRAC || vco > MAX_VCO_FRAC_FRAC) in pll_gf40lp_frac_set_rate()
215 pr_warn("%s: VCO %llu is out of range %lu..%lu\n", name, vco, in pll_gf40lp_frac_set_rate()
222 if (val > vco / 16) in pll_gf40lp_frac_set_rate()
224 name, val, vco / 16); in pll_gf40lp_frac_set_rate()
356 u32 val, vco, old_postdiv1, old_postdiv2; in pll_gf40lp_laint_set_rate() local
366 vco = div_u64(params->fref * params->fbdiv, params->refdiv); in pll_gf40lp_laint_set_rate()
[all …]
/openbmc/linux/drivers/clk/analogbits/
H A Dwrpll-cln28hpc.c229 u64 target_vco_rate, delta, best_delta, f_pre_div, vco, vco_pre; in wrpll_configure_for_rate() local
283 vco = vco_pre * f; in wrpll_configure_for_rate()
286 if (vco > target_vco_rate) { in wrpll_configure_for_rate()
288 vco = vco_pre * f; in wrpll_configure_for_rate()
289 } else if (vco < MIN_VCO_FREQ) { in wrpll_configure_for_rate()
291 vco = vco_pre * f; in wrpll_configure_for_rate()
294 delta = abs(target_vco_rate - vco); in wrpll_configure_for_rate()
/openbmc/u-boot/drivers/clk/sifive/
H A Dwrpll-cln28hpc.c245 u64 target_vco_rate, delta, best_delta, f_pre_div, vco, vco_pre; in analogbits_wrpll_configure_for_rate() local
313 vco = vco_pre * f; in analogbits_wrpll_configure_for_rate()
316 if (vco > target_vco_rate) { in analogbits_wrpll_configure_for_rate()
318 vco = vco_pre * f; in analogbits_wrpll_configure_for_rate()
319 } else if (vco < MIN_VCO_FREQ) { in analogbits_wrpll_configure_for_rate()
321 vco = vco_pre * f; in analogbits_wrpll_configure_for_rate()
324 delta = abs(target_rate - vco); in analogbits_wrpll_configure_for_rate()
/openbmc/linux/drivers/video/fbdev/matrox/
H A Dg450_pll.c106 unsigned int *vco, unsigned int fout) in g450_firstpll() argument
114 *vco = vcomax; in g450_firstpll()
116 *vco = fout; in g450_firstpll()
131 *vco = tvco; in g450_firstpll()
133 return g450_nextpll(minfo, pi, vco, 0xFF0000 | p); in g450_firstpll()
437 unsigned int vco; in __g450_setclk() local
440 vco = g450_mnp2vco(minfo, mnp); in __g450_setclk()
441 delta = pll_freq_delta(fout, g450_vco2f(mnp, vco)); in __g450_setclk()
453 && vco != g450_mnp2vco(minfo, mnparray[idx-1]) in __g450_setclk()
454 && vco < (pi->vcomin * 17 / 16)) { in __g450_setclk()
/openbmc/u-boot/arch/arm/cpu/armv8/s32v234/
H A Dgeneric.c30 u32 vco = 0, plldv_prediv = 0, plldv_mfd = 0, pllfd_mfn = 0; in get_pllfreq() local
47 vco = refclk_freq / plldv_prediv * (plldv_mfd + pllfd_mfn / 20481); in get_pllfreq()
64 fout = vco / (dfs_mfi + (dfs_mfn / 256)); in get_pllfreq()
66 fout = vco / plldv_rfdphi_div; in get_pllfreq()
74 fout = vco / plldv_rfdphi_div; in get_pllfreq()
/openbmc/linux/drivers/clk/bcm/
H A Dclk-iproc-pll.c277 struct iproc_pll_vco_param *vco) in pll_fractional_change_only() argument
293 if (ndiv_int != vco->ndiv_int) in pll_fractional_change_only()
299 if (pdiv != vco->pdiv) in pll_fractional_change_only()
305 static int pll_set_rate(struct iproc_clk *clk, struct iproc_pll_vco_param *vco, in pll_set_rate() argument
311 unsigned long rate = vco->rate; in pll_set_rate()
321 if (vco->pdiv == 0) in pll_set_rate()
324 ref_freq = parent_rate / vco->pdiv; in pll_set_rate()
354 if (pll_fractional_change_only(clk->pll, vco)) { in pll_set_rate()
360 val |= vco->ndiv_frac << ctrl->ndiv_frac.shift; in pll_set_rate()
397 val |= vco->ndiv_int << ctrl->ndiv_int.shift; in pll_set_rate()
[all …]
/openbmc/linux/arch/powerpc/boot/
H A D4xx.c419 u32 cpu, plb, opb, ebc, vco; in __ibm440eplike_fixup_clocks() local
446 vco = sys_clk * m; in __ibm440eplike_fixup_clocks()
447 clk_a = vco / fwdva; in __ibm440eplike_fixup_clocks()
448 clk_b = vco / fwdvb; in __ibm440eplike_fixup_clocks()
452 vco = 0; in __ibm440eplike_fixup_clocks()
749 u32 cpu, plb, opb, ebc, vco, tb, uart0, uart1; in ibm405ex_fixup_clocks() local
774 vco = (unsigned int)(sys_clk * m); in ibm405ex_fixup_clocks()
778 vco = 0; in ibm405ex_fixup_clocks()
782 cpu = vco / (fwdva * cpudv0); in ibm405ex_fixup_clocks()
784 plb = vco / (fwdva * plb2xdv0 * plbdv0); in ibm405ex_fixup_clocks()
/openbmc/linux/drivers/gpu/drm/gma500/
H A Dcdv_intel_display.c38 .vco = {.min = 1800000, .max = 3600000},
50 .vco = {.min = 1800000, .max = 3600000},
65 .vco = {.min = 1809000, .max = 3564000},
77 .vco = {.min = 1800000, .max = 3600000},
89 .vco = {.min = 1809000, .max = 3564000},
101 .vco = {.min = 1800000, .max = 3600000},
290 if (clock->vco < 2250000) { in cdv_dpll_set_clock_cdv()
293 } else if (clock->vco < 2750000) { in cdv_dpll_set_clock_cdv()
296 } else if (clock->vco < 3300000) { in cdv_dpll_set_clock_cdv()
397 clock->vco = (refclk * clock->m) / clock->n; in cdv_intel_clock()
[all …]
H A Dgma_display.h26 int vco; member
41 struct gma_range_t dot, vco, n, m, m1, m2, p, p1; member
/openbmc/linux/drivers/gpu/drm/mgag200/
H A Dmgag200_g200er.c74 unsigned int computed, vco; in mgag200_g200er_pixpllc_atomic_check() local
89 vco = pllreffreq * (testn + 1) / in mgag200_g200er_pixpllc_atomic_check()
91 if (vco < vcomin) in mgag200_g200er_pixpllc_atomic_check()
93 if (vco > vcomax) in mgag200_g200er_pixpllc_atomic_check()
95 computed = vco / (m_div_val[testm] * (testo + 1)); in mgag200_g200er_pixpllc_atomic_check()
/openbmc/linux/drivers/phy/rockchip/
H A Dphy-rockchip-inno-hdmi.c723 u64 vco; in inno_hdmi_phy_rk3228_clk_recalc_rate() local
729 vco = parent_rate * nf; in inno_hdmi_phy_rk3228_clk_recalc_rate()
732 do_div(vco, nd * 5); in inno_hdmi_phy_rk3228_clk_recalc_rate()
742 do_div(vco, (nd * (no_a == 1 ? no_b : no_a) * no_d * 2)); in inno_hdmi_phy_rk3228_clk_recalc_rate()
745 inno->pixclock = vco; in inno_hdmi_phy_rk3228_clk_recalc_rate()
749 return vco; in inno_hdmi_phy_rk3228_clk_recalc_rate()
874 u64 vco; in inno_hdmi_phy_rk3328_clk_recalc_rate() local
880 vco = parent_rate * nf; in inno_hdmi_phy_rk3328_clk_recalc_rate()
886 vco += DIV_ROUND_CLOSEST(parent_rate * frac, (1 << 24)); in inno_hdmi_phy_rk3328_clk_recalc_rate()
890 do_div(vco, nd * 5); in inno_hdmi_phy_rk3328_clk_recalc_rate()
[all …]
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-pll.c46 u64 vco; in __mtk_pll_recalc_rate() local
54 vco = (u64)fin * pcw; in __mtk_pll_recalc_rate()
56 if (pcwfbits && (vco & GENMASK(pcwfbits - 1, 0))) in __mtk_pll_recalc_rate()
59 vco >>= pcwfbits; in __mtk_pll_recalc_rate()
62 vco++; in __mtk_pll_recalc_rate()
64 return ((unsigned long)vco + postdiv - 1) / postdiv; in __mtk_pll_recalc_rate()
/openbmc/linux/drivers/media/i2c/
H A Dmt9t112.c278 u32 vco, clk; in mt9t112_clock_info() local
307 vco = 2 * m * ext / (n + 1); in mt9t112_clock_info()
308 enable = ((vco < 384000) || (vco > 768000)) ? "X" : ""; in mt9t112_clock_info()
309 dev_dbg(&client->dev, "VCO : %10u K %s\n", vco, enable); in mt9t112_clock_info()
311 clk = vco / (p1 + 1) / (p2 + 1); in mt9t112_clock_info()
315 clk = vco / (p3 + 1); in mt9t112_clock_info()
319 clk = vco / (p6 + 1); in mt9t112_clock_info()
323 clk = vco / (p5 + 1); in mt9t112_clock_info()
327 clk = vco / (p4 + 1); in mt9t112_clock_info()
331 clk = vco / (p7 + 1); in mt9t112_clock_info()
/openbmc/u-boot/drivers/clk/mediatek/
H A Dclk-mtk.c87 u64 vco; in __mtk_pll_recalc_rate() local
93 vco = (u64)fin * pcw; in __mtk_pll_recalc_rate()
95 if (pcwfbits && (vco & GENMASK(pcwfbits - 1, 0))) in __mtk_pll_recalc_rate()
98 vco >>= pcwfbits; in __mtk_pll_recalc_rate()
101 vco++; in __mtk_pll_recalc_rate()
103 return ((unsigned long)vco + postdiv - 1) / postdiv; in __mtk_pll_recalc_rate()

123