xref: /openbmc/linux/drivers/clk/clk-si544.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1953cc3e8SMike Looijmans // SPDX-License-Identifier: GPL-2.0
2953cc3e8SMike Looijmans /*
3953cc3e8SMike Looijmans  * Driver for Silicon Labs Si544 Programmable Oscillator
4953cc3e8SMike Looijmans  * Copyright (C) 2018 Topic Embedded Products
5953cc3e8SMike Looijmans  * Author: Mike Looijmans <mike.looijmans@topic.nl>
6953cc3e8SMike Looijmans  */
7953cc3e8SMike Looijmans 
8953cc3e8SMike Looijmans #include <linux/clk-provider.h>
9953cc3e8SMike Looijmans #include <linux/delay.h>
10dc59c133SMike Looijmans #include <linux/math64.h>
11953cc3e8SMike Looijmans #include <linux/module.h>
12953cc3e8SMike Looijmans #include <linux/i2c.h>
13953cc3e8SMike Looijmans #include <linux/regmap.h>
14953cc3e8SMike Looijmans #include <linux/slab.h>
15953cc3e8SMike Looijmans 
16953cc3e8SMike Looijmans /* I2C registers (decimal as in datasheet) */
17953cc3e8SMike Looijmans #define SI544_REG_CONTROL	7
18953cc3e8SMike Looijmans #define SI544_REG_OE_STATE	17
19953cc3e8SMike Looijmans #define SI544_REG_HS_DIV	23
20953cc3e8SMike Looijmans #define SI544_REG_LS_HS_DIV	24
21953cc3e8SMike Looijmans #define SI544_REG_FBDIV0	26
22953cc3e8SMike Looijmans #define SI544_REG_FBDIV8	27
23953cc3e8SMike Looijmans #define SI544_REG_FBDIV16	28
24953cc3e8SMike Looijmans #define SI544_REG_FBDIV24	29
25953cc3e8SMike Looijmans #define SI544_REG_FBDIV32	30
26953cc3e8SMike Looijmans #define SI544_REG_FBDIV40	31
27953cc3e8SMike Looijmans #define SI544_REG_FCAL_OVR	69
28953cc3e8SMike Looijmans #define SI544_REG_ADPLL_DELTA_M0	231
29953cc3e8SMike Looijmans #define SI544_REG_ADPLL_DELTA_M8	232
30953cc3e8SMike Looijmans #define SI544_REG_ADPLL_DELTA_M16	233
31953cc3e8SMike Looijmans #define SI544_REG_PAGE_SELECT	255
32953cc3e8SMike Looijmans 
33953cc3e8SMike Looijmans /* Register values */
34953cc3e8SMike Looijmans #define SI544_CONTROL_RESET	BIT(7)
35953cc3e8SMike Looijmans #define SI544_CONTROL_MS_ICAL2	BIT(3)
36953cc3e8SMike Looijmans 
37953cc3e8SMike Looijmans #define SI544_OE_STATE_ODC_OE	BIT(0)
38953cc3e8SMike Looijmans 
39953cc3e8SMike Looijmans /* Max freq depends on speed grade */
40953cc3e8SMike Looijmans #define SI544_MIN_FREQ	    200000U
41953cc3e8SMike Looijmans 
42953cc3e8SMike Looijmans /* Si544 Internal oscilator runs at 55.05 MHz */
43953cc3e8SMike Looijmans #define FXO		  55050000U
44953cc3e8SMike Looijmans 
45953cc3e8SMike Looijmans /* VCO range is 10.8 .. 12.1 GHz, max depends on speed grade */
46953cc3e8SMike Looijmans #define FVCO_MIN       10800000000ULL
47953cc3e8SMike Looijmans 
48953cc3e8SMike Looijmans #define HS_DIV_MAX	2046
49953cc3e8SMike Looijmans #define HS_DIV_MAX_ODD	33
50953cc3e8SMike Looijmans 
51953cc3e8SMike Looijmans /* Lowest frequency synthesizeable using only the HS divider */
52953cc3e8SMike Looijmans #define MIN_HSDIV_FREQ	(FVCO_MIN / HS_DIV_MAX)
53953cc3e8SMike Looijmans 
54dc59c133SMike Looijmans /* Range and interpretation of the adjustment value */
55dc59c133SMike Looijmans #define DELTA_M_MAX	8161512
56dc59c133SMike Looijmans #define DELTA_M_FRAC_NUM	19
57dc59c133SMike Looijmans #define DELTA_M_FRAC_DEN	20000
58dc59c133SMike Looijmans 
59953cc3e8SMike Looijmans enum si544_speed_grade {
60953cc3e8SMike Looijmans 	si544a,
61953cc3e8SMike Looijmans 	si544b,
62953cc3e8SMike Looijmans 	si544c,
63953cc3e8SMike Looijmans };
64953cc3e8SMike Looijmans 
65953cc3e8SMike Looijmans struct clk_si544 {
66953cc3e8SMike Looijmans 	struct clk_hw hw;
67953cc3e8SMike Looijmans 	struct regmap *regmap;
68953cc3e8SMike Looijmans 	struct i2c_client *i2c_client;
69953cc3e8SMike Looijmans 	enum si544_speed_grade speed_grade;
70953cc3e8SMike Looijmans };
71953cc3e8SMike Looijmans #define to_clk_si544(_hw)	container_of(_hw, struct clk_si544, hw)
72953cc3e8SMike Looijmans 
73953cc3e8SMike Looijmans /**
74953cc3e8SMike Looijmans  * struct clk_si544_muldiv - Multiplier/divider settings
75953cc3e8SMike Looijmans  * @fb_div_frac:	integer part of feedback divider (32 bits)
76953cc3e8SMike Looijmans  * @fb_div_int:		fractional part of feedback divider (11 bits)
77953cc3e8SMike Looijmans  * @hs_div:		1st divider, 5..2046, must be even when >33
78953cc3e8SMike Looijmans  * @ls_div_bits:	2nd divider, as 2^x, range 0..5
79953cc3e8SMike Looijmans  *                      If ls_div_bits is non-zero, hs_div must be even
80dc59c133SMike Looijmans  * @delta_m:		Frequency shift for small -950..+950 ppm changes, 24 bit
81953cc3e8SMike Looijmans  */
82953cc3e8SMike Looijmans struct clk_si544_muldiv {
83953cc3e8SMike Looijmans 	u32 fb_div_frac;
84953cc3e8SMike Looijmans 	u16 fb_div_int;
85953cc3e8SMike Looijmans 	u16 hs_div;
86953cc3e8SMike Looijmans 	u8 ls_div_bits;
87dc59c133SMike Looijmans 	s32 delta_m;
88953cc3e8SMike Looijmans };
89953cc3e8SMike Looijmans 
90953cc3e8SMike Looijmans /* Enables or disables the output driver */
si544_enable_output(struct clk_si544 * data,bool enable)91953cc3e8SMike Looijmans static int si544_enable_output(struct clk_si544 *data, bool enable)
92953cc3e8SMike Looijmans {
93953cc3e8SMike Looijmans 	return regmap_update_bits(data->regmap, SI544_REG_OE_STATE,
94953cc3e8SMike Looijmans 		SI544_OE_STATE_ODC_OE, enable ? SI544_OE_STATE_ODC_OE : 0);
95953cc3e8SMike Looijmans }
96953cc3e8SMike Looijmans 
si544_prepare(struct clk_hw * hw)97e8f127caSMike Looijmans static int si544_prepare(struct clk_hw *hw)
98e8f127caSMike Looijmans {
99e8f127caSMike Looijmans 	struct clk_si544 *data = to_clk_si544(hw);
100e8f127caSMike Looijmans 
101e8f127caSMike Looijmans 	return si544_enable_output(data, true);
102e8f127caSMike Looijmans }
103e8f127caSMike Looijmans 
si544_unprepare(struct clk_hw * hw)104e8f127caSMike Looijmans static void si544_unprepare(struct clk_hw *hw)
105e8f127caSMike Looijmans {
106e8f127caSMike Looijmans 	struct clk_si544 *data = to_clk_si544(hw);
107e8f127caSMike Looijmans 
108e8f127caSMike Looijmans 	si544_enable_output(data, false);
109e8f127caSMike Looijmans }
110e8f127caSMike Looijmans 
si544_is_prepared(struct clk_hw * hw)111e8f127caSMike Looijmans static int si544_is_prepared(struct clk_hw *hw)
112e8f127caSMike Looijmans {
113e8f127caSMike Looijmans 	struct clk_si544 *data = to_clk_si544(hw);
114e8f127caSMike Looijmans 	unsigned int val;
115e8f127caSMike Looijmans 	int err;
116e8f127caSMike Looijmans 
117e8f127caSMike Looijmans 	err = regmap_read(data->regmap, SI544_REG_OE_STATE, &val);
118e8f127caSMike Looijmans 	if (err < 0)
119e8f127caSMike Looijmans 		return err;
120e8f127caSMike Looijmans 
121e8f127caSMike Looijmans 	return !!(val & SI544_OE_STATE_ODC_OE);
122e8f127caSMike Looijmans }
123e8f127caSMike Looijmans 
124953cc3e8SMike Looijmans /* Retrieve clock multiplier and dividers from hardware */
si544_get_muldiv(struct clk_si544 * data,struct clk_si544_muldiv * settings)125953cc3e8SMike Looijmans static int si544_get_muldiv(struct clk_si544 *data,
126953cc3e8SMike Looijmans 	struct clk_si544_muldiv *settings)
127953cc3e8SMike Looijmans {
128953cc3e8SMike Looijmans 	int err;
129953cc3e8SMike Looijmans 	u8 reg[6];
130953cc3e8SMike Looijmans 
131953cc3e8SMike Looijmans 	err = regmap_bulk_read(data->regmap, SI544_REG_HS_DIV, reg, 2);
132953cc3e8SMike Looijmans 	if (err)
133953cc3e8SMike Looijmans 		return err;
134953cc3e8SMike Looijmans 
135953cc3e8SMike Looijmans 	settings->ls_div_bits = (reg[1] >> 4) & 0x07;
136953cc3e8SMike Looijmans 	settings->hs_div = (reg[1] & 0x07) << 8 | reg[0];
137953cc3e8SMike Looijmans 
138953cc3e8SMike Looijmans 	err = regmap_bulk_read(data->regmap, SI544_REG_FBDIV0, reg, 6);
139953cc3e8SMike Looijmans 	if (err)
140953cc3e8SMike Looijmans 		return err;
141953cc3e8SMike Looijmans 
142953cc3e8SMike Looijmans 	settings->fb_div_int = reg[4] | (reg[5] & 0x07) << 8;
143953cc3e8SMike Looijmans 	settings->fb_div_frac = reg[0] | reg[1] << 8 | reg[2] << 16 |
144953cc3e8SMike Looijmans 				reg[3] << 24;
145dc59c133SMike Looijmans 
146dc59c133SMike Looijmans 	err = regmap_bulk_read(data->regmap, SI544_REG_ADPLL_DELTA_M0, reg, 3);
147dc59c133SMike Looijmans 	if (err)
148dc59c133SMike Looijmans 		return err;
149dc59c133SMike Looijmans 
150dc59c133SMike Looijmans 	/* Interpret as 24-bit signed number */
151dc59c133SMike Looijmans 	settings->delta_m = reg[0] << 8 | reg[1] << 16 | reg[2] << 24;
152dc59c133SMike Looijmans 	settings->delta_m >>= 8;
153dc59c133SMike Looijmans 
154953cc3e8SMike Looijmans 	return 0;
155953cc3e8SMike Looijmans }
156953cc3e8SMike Looijmans 
si544_set_delta_m(struct clk_si544 * data,s32 delta_m)157dc59c133SMike Looijmans static int si544_set_delta_m(struct clk_si544 *data, s32 delta_m)
158dc59c133SMike Looijmans {
159dc59c133SMike Looijmans 	u8 reg[3];
160dc59c133SMike Looijmans 
161dc59c133SMike Looijmans 	reg[0] = delta_m;
162dc59c133SMike Looijmans 	reg[1] = delta_m >> 8;
163dc59c133SMike Looijmans 	reg[2] = delta_m >> 16;
164dc59c133SMike Looijmans 
165dc59c133SMike Looijmans 	return regmap_bulk_write(data->regmap, SI544_REG_ADPLL_DELTA_M0,
166dc59c133SMike Looijmans 				 reg, 3);
167dc59c133SMike Looijmans }
168dc59c133SMike Looijmans 
si544_set_muldiv(struct clk_si544 * data,struct clk_si544_muldiv * settings)169953cc3e8SMike Looijmans static int si544_set_muldiv(struct clk_si544 *data,
170953cc3e8SMike Looijmans 	struct clk_si544_muldiv *settings)
171953cc3e8SMike Looijmans {
172953cc3e8SMike Looijmans 	int err;
173953cc3e8SMike Looijmans 	u8 reg[6];
174953cc3e8SMike Looijmans 
175953cc3e8SMike Looijmans 	reg[0] = settings->hs_div;
176953cc3e8SMike Looijmans 	reg[1] = settings->hs_div >> 8 | settings->ls_div_bits << 4;
177953cc3e8SMike Looijmans 
178953cc3e8SMike Looijmans 	err = regmap_bulk_write(data->regmap, SI544_REG_HS_DIV, reg, 2);
179953cc3e8SMike Looijmans 	if (err < 0)
180953cc3e8SMike Looijmans 		return err;
181953cc3e8SMike Looijmans 
182953cc3e8SMike Looijmans 	reg[0] = settings->fb_div_frac;
183953cc3e8SMike Looijmans 	reg[1] = settings->fb_div_frac >> 8;
184953cc3e8SMike Looijmans 	reg[2] = settings->fb_div_frac >> 16;
185953cc3e8SMike Looijmans 	reg[3] = settings->fb_div_frac >> 24;
186953cc3e8SMike Looijmans 	reg[4] = settings->fb_div_int;
187953cc3e8SMike Looijmans 	reg[5] = settings->fb_div_int >> 8;
188953cc3e8SMike Looijmans 
189953cc3e8SMike Looijmans 	/*
190953cc3e8SMike Looijmans 	 * Writing to SI544_REG_FBDIV40 triggers the clock change, so that
191953cc3e8SMike Looijmans 	 * must be written last
192953cc3e8SMike Looijmans 	 */
193953cc3e8SMike Looijmans 	return regmap_bulk_write(data->regmap, SI544_REG_FBDIV0, reg, 6);
194953cc3e8SMike Looijmans }
195953cc3e8SMike Looijmans 
is_valid_frequency(const struct clk_si544 * data,unsigned long frequency)196953cc3e8SMike Looijmans static bool is_valid_frequency(const struct clk_si544 *data,
197953cc3e8SMike Looijmans 	unsigned long frequency)
198953cc3e8SMike Looijmans {
199953cc3e8SMike Looijmans 	unsigned long max_freq = 0;
200953cc3e8SMike Looijmans 
201953cc3e8SMike Looijmans 	if (frequency < SI544_MIN_FREQ)
202953cc3e8SMike Looijmans 		return false;
203953cc3e8SMike Looijmans 
204953cc3e8SMike Looijmans 	switch (data->speed_grade) {
205953cc3e8SMike Looijmans 	case si544a:
206953cc3e8SMike Looijmans 		max_freq = 1500000000;
207953cc3e8SMike Looijmans 		break;
208953cc3e8SMike Looijmans 	case si544b:
209953cc3e8SMike Looijmans 		max_freq = 800000000;
210953cc3e8SMike Looijmans 		break;
211953cc3e8SMike Looijmans 	case si544c:
212953cc3e8SMike Looijmans 		max_freq = 350000000;
213953cc3e8SMike Looijmans 		break;
214953cc3e8SMike Looijmans 	}
215953cc3e8SMike Looijmans 
216953cc3e8SMike Looijmans 	return frequency <= max_freq;
217953cc3e8SMike Looijmans }
218953cc3e8SMike Looijmans 
219953cc3e8SMike Looijmans /* Calculate divider settings for a given frequency */
si544_calc_muldiv(struct clk_si544_muldiv * settings,unsigned long frequency)220953cc3e8SMike Looijmans static int si544_calc_muldiv(struct clk_si544_muldiv *settings,
221953cc3e8SMike Looijmans 	unsigned long frequency)
222953cc3e8SMike Looijmans {
223953cc3e8SMike Looijmans 	u64 vco;
224953cc3e8SMike Looijmans 	u32 ls_freq;
225953cc3e8SMike Looijmans 	u32 tmp;
226953cc3e8SMike Looijmans 	u8 res;
227953cc3e8SMike Looijmans 
228953cc3e8SMike Looijmans 	/* Determine the minimum value of LS_DIV and resulting target freq. */
229953cc3e8SMike Looijmans 	ls_freq = frequency;
230953cc3e8SMike Looijmans 	settings->ls_div_bits = 0;
231953cc3e8SMike Looijmans 
232953cc3e8SMike Looijmans 	if (frequency >= MIN_HSDIV_FREQ) {
233953cc3e8SMike Looijmans 		settings->ls_div_bits = 0;
234953cc3e8SMike Looijmans 	} else {
235953cc3e8SMike Looijmans 		res = 1;
236953cc3e8SMike Looijmans 		tmp = 2 * HS_DIV_MAX;
237953cc3e8SMike Looijmans 		while (tmp <= (HS_DIV_MAX * 32)) {
238953cc3e8SMike Looijmans 			if (((u64)frequency * tmp) >= FVCO_MIN)
239953cc3e8SMike Looijmans 				break;
240953cc3e8SMike Looijmans 			++res;
241953cc3e8SMike Looijmans 			tmp <<= 1;
242953cc3e8SMike Looijmans 		}
243953cc3e8SMike Looijmans 		settings->ls_div_bits = res;
244953cc3e8SMike Looijmans 		ls_freq = frequency << res;
245953cc3e8SMike Looijmans 	}
246953cc3e8SMike Looijmans 
247953cc3e8SMike Looijmans 	/* Determine minimum HS_DIV by rounding up */
248953cc3e8SMike Looijmans 	vco = FVCO_MIN + ls_freq - 1;
249953cc3e8SMike Looijmans 	do_div(vco, ls_freq);
250953cc3e8SMike Looijmans 	settings->hs_div = vco;
251953cc3e8SMike Looijmans 
252953cc3e8SMike Looijmans 	/* round up to even number when required */
253953cc3e8SMike Looijmans 	if ((settings->hs_div & 1) &&
254953cc3e8SMike Looijmans 	    (settings->hs_div > HS_DIV_MAX_ODD || settings->ls_div_bits))
255953cc3e8SMike Looijmans 		++settings->hs_div;
256953cc3e8SMike Looijmans 
257953cc3e8SMike Looijmans 	/* Calculate VCO frequency (in 10..12GHz range) */
258953cc3e8SMike Looijmans 	vco = (u64)ls_freq * settings->hs_div;
259953cc3e8SMike Looijmans 
260953cc3e8SMike Looijmans 	/* Calculate the integer part of the feedback divider */
261953cc3e8SMike Looijmans 	tmp = do_div(vco, FXO);
262953cc3e8SMike Looijmans 	settings->fb_div_int = vco;
263953cc3e8SMike Looijmans 
264953cc3e8SMike Looijmans 	/* And the fractional bits using the remainder */
265953cc3e8SMike Looijmans 	vco = (u64)tmp << 32;
2664d3f36c5SMike Looijmans 	vco += FXO / 2; /* Round to nearest multiple */
267953cc3e8SMike Looijmans 	do_div(vco, FXO);
268953cc3e8SMike Looijmans 	settings->fb_div_frac = vco;
269953cc3e8SMike Looijmans 
270dc59c133SMike Looijmans 	/* Reset the frequency adjustment */
271dc59c133SMike Looijmans 	settings->delta_m = 0;
272dc59c133SMike Looijmans 
273953cc3e8SMike Looijmans 	return 0;
274953cc3e8SMike Looijmans }
275953cc3e8SMike Looijmans 
276953cc3e8SMike Looijmans /* Calculate resulting frequency given the register settings */
si544_calc_center_rate(const struct clk_si544_muldiv * settings)277dc59c133SMike Looijmans static unsigned long si544_calc_center_rate(
278dc59c133SMike Looijmans 		const struct clk_si544_muldiv *settings)
279953cc3e8SMike Looijmans {
280953cc3e8SMike Looijmans 	u32 d = settings->hs_div * BIT(settings->ls_div_bits);
281953cc3e8SMike Looijmans 	u64 vco;
282953cc3e8SMike Looijmans 
283953cc3e8SMike Looijmans 	/* Calculate VCO from the fractional part */
284953cc3e8SMike Looijmans 	vco = (u64)settings->fb_div_frac * FXO;
285953cc3e8SMike Looijmans 	vco += (FXO / 2);
286953cc3e8SMike Looijmans 	vco >>= 32;
287953cc3e8SMike Looijmans 
288953cc3e8SMike Looijmans 	/* Add the integer part of the VCO frequency */
289953cc3e8SMike Looijmans 	vco += (u64)settings->fb_div_int * FXO;
290953cc3e8SMike Looijmans 
291953cc3e8SMike Looijmans 	/* Apply divider to obtain the generated frequency */
292953cc3e8SMike Looijmans 	do_div(vco, d);
293953cc3e8SMike Looijmans 
294953cc3e8SMike Looijmans 	return vco;
295953cc3e8SMike Looijmans }
296953cc3e8SMike Looijmans 
si544_calc_rate(const struct clk_si544_muldiv * settings)297dc59c133SMike Looijmans static unsigned long si544_calc_rate(const struct clk_si544_muldiv *settings)
298dc59c133SMike Looijmans {
299dc59c133SMike Looijmans 	unsigned long rate = si544_calc_center_rate(settings);
300dc59c133SMike Looijmans 	s64 delta = (s64)rate * (DELTA_M_FRAC_NUM * settings->delta_m);
301dc59c133SMike Looijmans 
302dc59c133SMike Looijmans 	/*
303dc59c133SMike Looijmans 	 * The clock adjustment is much smaller than 1 Hz, round to the
304dc59c133SMike Looijmans 	 * nearest multiple. Apparently div64_s64 rounds towards zero, hence
305dc59c133SMike Looijmans 	 * check the sign and adjust into the proper direction.
306dc59c133SMike Looijmans 	 */
307dc59c133SMike Looijmans 	if (settings->delta_m < 0)
308dc59c133SMike Looijmans 		delta -= ((s64)DELTA_M_MAX * DELTA_M_FRAC_DEN) / 2;
309dc59c133SMike Looijmans 	else
310dc59c133SMike Looijmans 		delta += ((s64)DELTA_M_MAX * DELTA_M_FRAC_DEN) / 2;
311dc59c133SMike Looijmans 	delta = div64_s64(delta, ((s64)DELTA_M_MAX * DELTA_M_FRAC_DEN));
312dc59c133SMike Looijmans 
313dc59c133SMike Looijmans 	return rate + delta;
314dc59c133SMike Looijmans }
315dc59c133SMike Looijmans 
si544_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)316953cc3e8SMike Looijmans static unsigned long si544_recalc_rate(struct clk_hw *hw,
317953cc3e8SMike Looijmans 		unsigned long parent_rate)
318953cc3e8SMike Looijmans {
319953cc3e8SMike Looijmans 	struct clk_si544 *data = to_clk_si544(hw);
320953cc3e8SMike Looijmans 	struct clk_si544_muldiv settings;
321953cc3e8SMike Looijmans 	int err;
322953cc3e8SMike Looijmans 
323953cc3e8SMike Looijmans 	err = si544_get_muldiv(data, &settings);
324953cc3e8SMike Looijmans 	if (err)
325953cc3e8SMike Looijmans 		return 0;
326953cc3e8SMike Looijmans 
327953cc3e8SMike Looijmans 	return si544_calc_rate(&settings);
328953cc3e8SMike Looijmans }
329953cc3e8SMike Looijmans 
si544_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)330953cc3e8SMike Looijmans static long si544_round_rate(struct clk_hw *hw, unsigned long rate,
331953cc3e8SMike Looijmans 		unsigned long *parent_rate)
332953cc3e8SMike Looijmans {
333953cc3e8SMike Looijmans 	struct clk_si544 *data = to_clk_si544(hw);
334953cc3e8SMike Looijmans 
335953cc3e8SMike Looijmans 	if (!is_valid_frequency(data, rate))
336953cc3e8SMike Looijmans 		return -EINVAL;
337953cc3e8SMike Looijmans 
338dc59c133SMike Looijmans 	/* The accuracy is less than 1 Hz, so any rate is possible */
339dc59c133SMike Looijmans 	return rate;
340953cc3e8SMike Looijmans }
341953cc3e8SMike Looijmans 
342dc59c133SMike Looijmans /* Calculates the maximum "small" change, 950 * rate / 1000000 */
si544_max_delta(unsigned long rate)343dc59c133SMike Looijmans static unsigned long si544_max_delta(unsigned long rate)
344dc59c133SMike Looijmans {
345dc59c133SMike Looijmans 	u64 num = rate;
346dc59c133SMike Looijmans 
347dc59c133SMike Looijmans 	num *= DELTA_M_FRAC_NUM;
348dc59c133SMike Looijmans 	do_div(num, DELTA_M_FRAC_DEN);
349dc59c133SMike Looijmans 
350dc59c133SMike Looijmans 	return num;
351dc59c133SMike Looijmans }
352dc59c133SMike Looijmans 
si544_calc_delta(s32 delta,s32 max_delta)353dc59c133SMike Looijmans static s32 si544_calc_delta(s32 delta, s32 max_delta)
354dc59c133SMike Looijmans {
355dc59c133SMike Looijmans 	s64 n = (s64)delta * DELTA_M_MAX;
356dc59c133SMike Looijmans 
357dc59c133SMike Looijmans 	return div_s64(n, max_delta);
358dc59c133SMike Looijmans }
359dc59c133SMike Looijmans 
si544_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)360953cc3e8SMike Looijmans static int si544_set_rate(struct clk_hw *hw, unsigned long rate,
361953cc3e8SMike Looijmans 		unsigned long parent_rate)
362953cc3e8SMike Looijmans {
363953cc3e8SMike Looijmans 	struct clk_si544 *data = to_clk_si544(hw);
364953cc3e8SMike Looijmans 	struct clk_si544_muldiv settings;
365dc59c133SMike Looijmans 	unsigned long center;
366dc59c133SMike Looijmans 	long max_delta;
367dc59c133SMike Looijmans 	long delta;
368e8f127caSMike Looijmans 	unsigned int old_oe_state;
369953cc3e8SMike Looijmans 	int err;
370953cc3e8SMike Looijmans 
371953cc3e8SMike Looijmans 	if (!is_valid_frequency(data, rate))
372953cc3e8SMike Looijmans 		return -EINVAL;
373953cc3e8SMike Looijmans 
374dc59c133SMike Looijmans 	/* Try using the frequency adjustment feature for a <= 950ppm change */
375dc59c133SMike Looijmans 	err = si544_get_muldiv(data, &settings);
376dc59c133SMike Looijmans 	if (err)
377dc59c133SMike Looijmans 		return err;
378dc59c133SMike Looijmans 
379dc59c133SMike Looijmans 	center = si544_calc_center_rate(&settings);
380dc59c133SMike Looijmans 	max_delta = si544_max_delta(center);
381dc59c133SMike Looijmans 	delta = rate - center;
382dc59c133SMike Looijmans 
383dc59c133SMike Looijmans 	if (abs(delta) <= max_delta)
384dc59c133SMike Looijmans 		return si544_set_delta_m(data,
385dc59c133SMike Looijmans 					 si544_calc_delta(delta, max_delta));
386dc59c133SMike Looijmans 
387dc59c133SMike Looijmans 	/* Too big for the delta adjustment, need to reprogram */
388953cc3e8SMike Looijmans 	err = si544_calc_muldiv(&settings, rate);
389953cc3e8SMike Looijmans 	if (err)
390953cc3e8SMike Looijmans 		return err;
391953cc3e8SMike Looijmans 
392e8f127caSMike Looijmans 	err = regmap_read(data->regmap, SI544_REG_OE_STATE, &old_oe_state);
393e8f127caSMike Looijmans 	if (err)
394e8f127caSMike Looijmans 		return err;
395e8f127caSMike Looijmans 
396953cc3e8SMike Looijmans 	si544_enable_output(data, false);
397953cc3e8SMike Looijmans 
398953cc3e8SMike Looijmans 	/* Allow FCAL for this frequency update */
399953cc3e8SMike Looijmans 	err = regmap_write(data->regmap, SI544_REG_FCAL_OVR, 0);
400953cc3e8SMike Looijmans 	if (err < 0)
401953cc3e8SMike Looijmans 		return err;
402953cc3e8SMike Looijmans 
403dc59c133SMike Looijmans 	err = si544_set_delta_m(data, settings.delta_m);
404dc59c133SMike Looijmans 	if (err < 0)
405dc59c133SMike Looijmans 		return err;
406953cc3e8SMike Looijmans 
407953cc3e8SMike Looijmans 	err = si544_set_muldiv(data, &settings);
408953cc3e8SMike Looijmans 	if (err < 0)
409953cc3e8SMike Looijmans 		return err; /* Undefined state now, best to leave disabled */
410953cc3e8SMike Looijmans 
411953cc3e8SMike Looijmans 	/* Trigger calibration */
412953cc3e8SMike Looijmans 	err = regmap_write(data->regmap, SI544_REG_CONTROL,
413953cc3e8SMike Looijmans 			   SI544_CONTROL_MS_ICAL2);
414953cc3e8SMike Looijmans 	if (err < 0)
415953cc3e8SMike Looijmans 		return err;
416953cc3e8SMike Looijmans 
417953cc3e8SMike Looijmans 	/* Applying a new frequency can take up to 10ms */
418953cc3e8SMike Looijmans 	usleep_range(10000, 12000);
419953cc3e8SMike Looijmans 
420e8f127caSMike Looijmans 	if (old_oe_state & SI544_OE_STATE_ODC_OE)
421953cc3e8SMike Looijmans 		si544_enable_output(data, true);
422953cc3e8SMike Looijmans 
423953cc3e8SMike Looijmans 	return err;
424953cc3e8SMike Looijmans }
425953cc3e8SMike Looijmans 
426953cc3e8SMike Looijmans static const struct clk_ops si544_clk_ops = {
427e8f127caSMike Looijmans 	.prepare = si544_prepare,
428e8f127caSMike Looijmans 	.unprepare = si544_unprepare,
429e8f127caSMike Looijmans 	.is_prepared = si544_is_prepared,
430953cc3e8SMike Looijmans 	.recalc_rate = si544_recalc_rate,
431953cc3e8SMike Looijmans 	.round_rate = si544_round_rate,
432953cc3e8SMike Looijmans 	.set_rate = si544_set_rate,
433953cc3e8SMike Looijmans };
434953cc3e8SMike Looijmans 
si544_regmap_is_volatile(struct device * dev,unsigned int reg)435953cc3e8SMike Looijmans static bool si544_regmap_is_volatile(struct device *dev, unsigned int reg)
436953cc3e8SMike Looijmans {
437953cc3e8SMike Looijmans 	switch (reg) {
438953cc3e8SMike Looijmans 	case SI544_REG_CONTROL:
439953cc3e8SMike Looijmans 	case SI544_REG_FCAL_OVR:
440953cc3e8SMike Looijmans 		return true;
441953cc3e8SMike Looijmans 	default:
442953cc3e8SMike Looijmans 		return false;
443953cc3e8SMike Looijmans 	}
444953cc3e8SMike Looijmans }
445953cc3e8SMike Looijmans 
446953cc3e8SMike Looijmans static const struct regmap_config si544_regmap_config = {
447953cc3e8SMike Looijmans 	.reg_bits = 8,
448953cc3e8SMike Looijmans 	.val_bits = 8,
449953cc3e8SMike Looijmans 	.cache_type = REGCACHE_RBTREE,
450953cc3e8SMike Looijmans 	.max_register = SI544_REG_PAGE_SELECT,
451953cc3e8SMike Looijmans 	.volatile_reg = si544_regmap_is_volatile,
452953cc3e8SMike Looijmans };
453953cc3e8SMike Looijmans 
45432a5c1d3SStephen Kitt static const struct i2c_device_id si544_id[] = {
45532a5c1d3SStephen Kitt 	{ "si544a", si544a },
45632a5c1d3SStephen Kitt 	{ "si544b", si544b },
45732a5c1d3SStephen Kitt 	{ "si544c", si544c },
45832a5c1d3SStephen Kitt 	{ }
45932a5c1d3SStephen Kitt };
46032a5c1d3SStephen Kitt MODULE_DEVICE_TABLE(i2c, si544_id);
46132a5c1d3SStephen Kitt 
si544_probe(struct i2c_client * client)46232a5c1d3SStephen Kitt static int si544_probe(struct i2c_client *client)
463953cc3e8SMike Looijmans {
464953cc3e8SMike Looijmans 	struct clk_si544 *data;
465953cc3e8SMike Looijmans 	struct clk_init_data init;
46632a5c1d3SStephen Kitt 	const struct i2c_device_id *id = i2c_match_id(si544_id, client);
467953cc3e8SMike Looijmans 	int err;
468953cc3e8SMike Looijmans 
469953cc3e8SMike Looijmans 	data = devm_kzalloc(&client->dev, sizeof(*data), GFP_KERNEL);
470953cc3e8SMike Looijmans 	if (!data)
471953cc3e8SMike Looijmans 		return -ENOMEM;
472953cc3e8SMike Looijmans 
473953cc3e8SMike Looijmans 	init.ops = &si544_clk_ops;
474953cc3e8SMike Looijmans 	init.flags = 0;
475953cc3e8SMike Looijmans 	init.num_parents = 0;
476953cc3e8SMike Looijmans 	data->hw.init = &init;
477953cc3e8SMike Looijmans 	data->i2c_client = client;
478953cc3e8SMike Looijmans 	data->speed_grade = id->driver_data;
479953cc3e8SMike Looijmans 
480953cc3e8SMike Looijmans 	if (of_property_read_string(client->dev.of_node, "clock-output-names",
481953cc3e8SMike Looijmans 			&init.name))
482953cc3e8SMike Looijmans 		init.name = client->dev.of_node->name;
483953cc3e8SMike Looijmans 
484953cc3e8SMike Looijmans 	data->regmap = devm_regmap_init_i2c(client, &si544_regmap_config);
485953cc3e8SMike Looijmans 	if (IS_ERR(data->regmap))
486953cc3e8SMike Looijmans 		return PTR_ERR(data->regmap);
487953cc3e8SMike Looijmans 
488953cc3e8SMike Looijmans 	i2c_set_clientdata(client, data);
489953cc3e8SMike Looijmans 
490953cc3e8SMike Looijmans 	/* Select page 0, just to be sure, there appear to be no more */
491953cc3e8SMike Looijmans 	err = regmap_write(data->regmap, SI544_REG_PAGE_SELECT, 0);
492953cc3e8SMike Looijmans 	if (err < 0)
493953cc3e8SMike Looijmans 		return err;
494953cc3e8SMike Looijmans 
495953cc3e8SMike Looijmans 	err = devm_clk_hw_register(&client->dev, &data->hw);
496953cc3e8SMike Looijmans 	if (err) {
497953cc3e8SMike Looijmans 		dev_err(&client->dev, "clock registration failed\n");
498953cc3e8SMike Looijmans 		return err;
499953cc3e8SMike Looijmans 	}
500953cc3e8SMike Looijmans 	err = devm_of_clk_add_hw_provider(&client->dev, of_clk_hw_simple_get,
501953cc3e8SMike Looijmans 					  &data->hw);
502953cc3e8SMike Looijmans 	if (err) {
503953cc3e8SMike Looijmans 		dev_err(&client->dev, "unable to add clk provider\n");
504953cc3e8SMike Looijmans 		return err;
505953cc3e8SMike Looijmans 	}
506953cc3e8SMike Looijmans 
507953cc3e8SMike Looijmans 	return 0;
508953cc3e8SMike Looijmans }
509953cc3e8SMike Looijmans 
510953cc3e8SMike Looijmans static const struct of_device_id clk_si544_of_match[] = {
511953cc3e8SMike Looijmans 	{ .compatible = "silabs,si544a" },
512953cc3e8SMike Looijmans 	{ .compatible = "silabs,si544b" },
513953cc3e8SMike Looijmans 	{ .compatible = "silabs,si544c" },
514953cc3e8SMike Looijmans 	{ },
515953cc3e8SMike Looijmans };
516953cc3e8SMike Looijmans MODULE_DEVICE_TABLE(of, clk_si544_of_match);
517953cc3e8SMike Looijmans 
518953cc3e8SMike Looijmans static struct i2c_driver si544_driver = {
519953cc3e8SMike Looijmans 	.driver = {
520953cc3e8SMike Looijmans 		.name = "si544",
521953cc3e8SMike Looijmans 		.of_match_table = clk_si544_of_match,
522953cc3e8SMike Looijmans 	},
523*62279db5SUwe Kleine-König 	.probe		= si544_probe,
524953cc3e8SMike Looijmans 	.id_table	= si544_id,
525953cc3e8SMike Looijmans };
526953cc3e8SMike Looijmans module_i2c_driver(si544_driver);
527953cc3e8SMike Looijmans 
528953cc3e8SMike Looijmans MODULE_AUTHOR("Mike Looijmans <mike.looijmans@topic.nl>");
529953cc3e8SMike Looijmans MODULE_DESCRIPTION("Si544 driver");
530953cc3e8SMike Looijmans MODULE_LICENSE("GPL");
531