/openbmc/qemu/include/tcg/ |
H A D | tcg-op-gvec.h | 38 #define tcg_gen_vec_sub32_tl tcg_gen_sub_i32
|
H A D | tcg-op.h | 299 #define tcg_gen_sub_tl tcg_gen_sub_i32
|
H A D | tcg-op-common.h | 172 void tcg_gen_sub_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
/openbmc/qemu/target/arm/tcg/ |
H A D | gengvec.c | 876 tcg_gen_sub_i32(d, d, a); in gen_mls32_i32() 1648 tcg_gen_sub_i32(t, a, b); in gen_sabd_i32() 1649 tcg_gen_sub_i32(d, b, a); in gen_sabd_i32() 1705 tcg_gen_sub_i32(t, a, b); in gen_uabd_i32() 1706 tcg_gen_sub_i32(d, b, a); in gen_uabd_i32() 2106 tcg_gen_sub_i32(d, a, b); in gen_shsub_i32() 2107 tcg_gen_sub_i32(d, d, t); in gen_shsub_i32() 2178 tcg_gen_sub_i32(d, a, b); in gen_uhsub_i32() 2179 tcg_gen_sub_i32(d, d, t); in gen_uhsub_i32()
|
H A D | translate.c | 474 tcg_gen_sub_i32(dest, t0, t1); in gen_sub_carry() 521 tcg_gen_sub_i32(cpu_NF, t0, t1); in gen_sub_CC() 3640 tcg_gen_sub_i32(dst, b, a); in gen_rsb() 3880 DO_ANY3(SUB, a->s ? gen_sub_CC : tcg_gen_sub_i32, false, in DO_CMP2() 4257 tcg_gen_sub_i32(t1, t2, t1); in trans_MLS() 4937 tcg_gen_sub_i32(addr, addr, ofs); in op_addr_rr_pre() 4952 tcg_gen_sub_i32(addr, addr, ofs); in op_addr_rr_post() 6032 tcg_gen_sub_i32(t1, t1, t2); in op_smlad() 6846 tcg_gen_sub_i32(decr, tcg_constant_i32(4), ltpsize); in trans_LE() 6851 tcg_gen_sub_i32(cpu_R[14], cpu_R[14], decr); in trans_LE()
|
H A D | translate-neon.c | 2105 tcg_gen_sub_i32, in trans_VMLS_2sc()
|
H A D | translate-sve.c | 3314 { .fni4 = tcg_gen_sub_i32, in trans_SUBR_zzi()
|
H A D | translate-a64.c | 873 tcg_gen_sub_i32(cpu_NF, t0_32, t1_32); in gen_sub32_CC()
|
/openbmc/qemu/target/m68k/ |
H A D | translate.c | 548 tcg_gen_sub_i32(t0, QREG_CC_N, QREG_CC_V); in gen_flush_flags() 574 tcg_gen_sub_i32(QREG_CC_Z, QREG_CC_N, QREG_CC_V); in gen_flush_flags() 1208 tcg_gen_sub_i32(tmp, QREG_CC_N, QREG_CC_V); in gen_cc_cond() 1656 tcg_gen_sub_i32(dest, t1, dest); in bcd_add() 1678 tcg_gen_sub_i32(t1, t1, QREG_CC_X); in bcd_sub() 1708 tcg_gen_sub_i32(dest, t1, t0); in bcd_sub() 1839 tcg_gen_sub_i32(dest, tmp, src); in DISAS_INSN() 2010 tcg_gen_sub_i32(addr, addr, incr); in DISAS_INSN() 2022 tcg_gen_sub_i32(tmp, cpu_aregs[reg0], incr); in DISAS_INSN() 2282 tcg_gen_sub_i32(dest, src1, im); in DISAS_INSN() [all …]
|
/openbmc/qemu/tcg/ |
H A D | tcg-op.c | 365 void tcg_gen_sub_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) in tcg_gen_sub_i32() function 375 tcg_gen_sub_i32(ret, tcg_constant_i32(arg1), arg2); in tcg_gen_subfi_i32() 608 tcg_gen_sub_i32(ret, arg1, t0); in tcg_gen_rem_i32() 642 tcg_gen_sub_i32(ret, arg1, t0); in tcg_gen_remu_i32() 1226 tcg_gen_sub_i32(rh, t1, t2); in tcg_gen_muls2_i32() 1227 tcg_gen_sub_i32(rh, rh, t3); in tcg_gen_muls2_i32() 1255 tcg_gen_sub_i32(rh, t1, t2); in tcg_gen_mulsu2_i32() 1420 tcg_gen_sub_i32(ret, ret, t); in tcg_gen_abs_i32()
|
H A D | tcg-op-gvec.c | 2018 { .fni4 = tcg_gen_sub_i32, in tcg_gen_gvec_subs() 2071 tcg_gen_sub_i32(d, t1, t2); in tcg_gen_vec_sub8_i32() 2092 tcg_gen_sub_i32(t2, a, b); in tcg_gen_vec_sub16_i32() 2093 tcg_gen_sub_i32(t1, a, t1); in tcg_gen_vec_sub16_i32() 2128 { .fni4 = tcg_gen_sub_i32, in tcg_gen_gvec_sub() 2309 tcg_gen_sub_i32(d, a, b); in tcg_gen_ussub_i32()
|
/openbmc/qemu/target/microblaze/ |
H A D | translate.c | 421 tcg_gen_sub_i32(out, inb, ina); in DO_TYPEA0_CFG() 430 tcg_gen_sub_i32(out, inb, ina); in gen_cmpu() 539 tcg_gen_sub_i32(out, inb, ina); in DO_TYPEA_CFG() 556 tcg_gen_sub_i32(out, inb, ina); in gen_rsubk()
|
/openbmc/qemu/accel/tcg/ |
H A D | translator.c | 60 tcg_gen_sub_i32(count, count, tcg_constant_i32(0)); in gen_tb_start()
|
/openbmc/qemu/target/sh4/ |
H A D | translate.c | 920 tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4)); in _decode_opc() 942 tcg_gen_sub_i32(result, Rn, Rm); in _decode_opc()
|
/openbmc/qemu/target/rx/ |
H A D | translate.c | 1042 tcg_gen_sub_i32(cpu_psw_s, arg1, arg2); in rx_sub() 1318 tcg_gen_sub_i32(count, tcg_constant_i32(32), tmp); in trans_SHLL_rr()
|
/openbmc/qemu/target/loongarch/tcg/insn_trans/ |
H A D | trans_vec.c.inc | 705 tcg_gen_sub_i32(t, t1, t2); 788 tcg_gen_sub_i32(t, t1, t2); 1029 tcg_gen_sub_i32(t, t1, t2); 1112 tcg_gen_sub_i32(t, t1, t2); 2649 tcg_gen_sub_i32(t, t, t1);
|
/openbmc/qemu/target/sparc/ |
H A D | translate.c | 787 tcg_gen_sub_i32(u, u, v); in gen_op_fpsubs16s() 820 tcg_gen_sub_i32(r, src1, src2); in gen_op_fpsubs32s() 5026 TRANS(FPSUB32s, VIS1, do_fff, a, tcg_gen_sub_i32) in TRANS()
|
/openbmc/qemu/target/mips/tcg/ |
H A D | mxu_translate.c | 3470 tcg_gen_sub_i32(t2, t0, t1); in gen_mxu_d32add() 3483 tcg_gen_sub_i32(t2, t0, t1); in gen_mxu_d32add()
|
/openbmc/qemu/target/ppc/translate/ |
H A D | spe-impl.c.inc | 226 tcg_gen_sub_i32(ret, arg2, arg1);
|
/openbmc/qemu/target/xtensa/ |
H A D | translate.c | 305 tcg_gen_sub_i32(cpu_SR[SAR], tcg_constant_i32(32), dc->sar_m32); in gen_left_shift_sar() 2388 tcg_gen_sub_i32(arg[0].out, arg[1].in, arg[2].in); in translate_sub() 2396 tcg_gen_sub_i32(arg[0].out, tmp, arg[2].in); in translate_subx()
|
/openbmc/qemu/target/riscv/insn_trans/ |
H A D | trans_rvv.c.inc | 1324 tcg_gen_sub_i32(ret, arg2, arg1);
|