1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth * SH4 translation
3fcf5ef2aSThomas Huth *
4fcf5ef2aSThomas Huth * Copyright (c) 2005 Samuel Tardieu
5fcf5ef2aSThomas Huth *
6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or
7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public
8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either
96faf2b6cSThomas Huth * version 2.1 of the License, or (at your option) any later version.
10fcf5ef2aSThomas Huth *
11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful,
12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14fcf5ef2aSThomas Huth * Lesser General Public License for more details.
15fcf5ef2aSThomas Huth *
16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public
17fcf5ef2aSThomas Huth * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18fcf5ef2aSThomas Huth */
19fcf5ef2aSThomas Huth
20fcf5ef2aSThomas Huth #include "qemu/osdep.h"
21fcf5ef2aSThomas Huth #include "cpu.h"
22fcf5ef2aSThomas Huth #include "exec/exec-all.h"
23dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
24fcf5ef2aSThomas Huth #include "exec/helper-proto.h"
25fcf5ef2aSThomas Huth #include "exec/helper-gen.h"
264834871bSRichard Henderson #include "exec/translator.h"
27fcf5ef2aSThomas Huth #include "exec/log.h"
2890c84c56SMarkus Armbruster #include "qemu/qemu-print.h"
29fcf5ef2aSThomas Huth
30d53106c9SRichard Henderson #define HELPER_H "helper.h"
31d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
32d53106c9SRichard Henderson #undef HELPER_H
33d53106c9SRichard Henderson
34fcf5ef2aSThomas Huth
35fcf5ef2aSThomas Huth typedef struct DisasContext {
366f1c2af6SRichard Henderson DisasContextBase base;
376f1c2af6SRichard Henderson
38a6215749SAurelien Jarno uint32_t tbflags; /* should stay unmodified during the TB translation */
39a6215749SAurelien Jarno uint32_t envflags; /* should stay in sync with env->flags using TCG ops */
40fcf5ef2aSThomas Huth int memidx;
413a3bb8d2SRichard Henderson int gbank;
425c13bad9SRichard Henderson int fbank;
43fcf5ef2aSThomas Huth uint32_t delayed_pc;
44fcf5ef2aSThomas Huth uint32_t features;
456f1c2af6SRichard Henderson
466f1c2af6SRichard Henderson uint16_t opcode;
476f1c2af6SRichard Henderson
486f1c2af6SRichard Henderson bool has_movcal;
49fcf5ef2aSThomas Huth } DisasContext;
50fcf5ef2aSThomas Huth
51fcf5ef2aSThomas Huth #if defined(CONFIG_USER_ONLY)
52fcf5ef2aSThomas Huth #define IS_USER(ctx) 1
534da06fb3SRichard Henderson #define UNALIGN(C) (ctx->tbflags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN)
54fcf5ef2aSThomas Huth #else
55a6215749SAurelien Jarno #define IS_USER(ctx) (!(ctx->tbflags & (1u << SR_MD)))
564da06fb3SRichard Henderson #define UNALIGN(C) 0
57fcf5ef2aSThomas Huth #endif
58fcf5ef2aSThomas Huth
596f1c2af6SRichard Henderson /* Target-specific values for ctx->base.is_jmp. */
604834871bSRichard Henderson /* We want to exit back to the cpu loop for some reason.
614834871bSRichard Henderson Usually this is to recognize interrupts immediately. */
624834871bSRichard Henderson #define DISAS_STOP DISAS_TARGET_0
63fcf5ef2aSThomas Huth
64fcf5ef2aSThomas Huth /* global register indexes */
653a3bb8d2SRichard Henderson static TCGv cpu_gregs[32];
66fcf5ef2aSThomas Huth static TCGv cpu_sr, cpu_sr_m, cpu_sr_q, cpu_sr_t;
67fcf5ef2aSThomas Huth static TCGv cpu_pc, cpu_ssr, cpu_spc, cpu_gbr;
68fcf5ef2aSThomas Huth static TCGv cpu_vbr, cpu_sgr, cpu_dbr, cpu_mach, cpu_macl;
69f85da308SRichard Henderson static TCGv cpu_pr, cpu_fpscr, cpu_fpul;
70f85da308SRichard Henderson static TCGv cpu_lock_addr, cpu_lock_value;
71fcf5ef2aSThomas Huth static TCGv cpu_fregs[32];
72fcf5ef2aSThomas Huth
73fcf5ef2aSThomas Huth /* internal register indexes */
7447b9f4d5SAurelien Jarno static TCGv cpu_flags, cpu_delayed_pc, cpu_delayed_cond;
75fcf5ef2aSThomas Huth
sh4_translate_init(void)76fcf5ef2aSThomas Huth void sh4_translate_init(void)
77fcf5ef2aSThomas Huth {
78fcf5ef2aSThomas Huth int i;
79fcf5ef2aSThomas Huth static const char * const gregnames[24] = {
80fcf5ef2aSThomas Huth "R0_BANK0", "R1_BANK0", "R2_BANK0", "R3_BANK0",
81fcf5ef2aSThomas Huth "R4_BANK0", "R5_BANK0", "R6_BANK0", "R7_BANK0",
82fcf5ef2aSThomas Huth "R8", "R9", "R10", "R11", "R12", "R13", "R14", "R15",
83fcf5ef2aSThomas Huth "R0_BANK1", "R1_BANK1", "R2_BANK1", "R3_BANK1",
84fcf5ef2aSThomas Huth "R4_BANK1", "R5_BANK1", "R6_BANK1", "R7_BANK1"
85fcf5ef2aSThomas Huth };
86fcf5ef2aSThomas Huth static const char * const fregnames[32] = {
87fcf5ef2aSThomas Huth "FPR0_BANK0", "FPR1_BANK0", "FPR2_BANK0", "FPR3_BANK0",
88fcf5ef2aSThomas Huth "FPR4_BANK0", "FPR5_BANK0", "FPR6_BANK0", "FPR7_BANK0",
89fcf5ef2aSThomas Huth "FPR8_BANK0", "FPR9_BANK0", "FPR10_BANK0", "FPR11_BANK0",
90fcf5ef2aSThomas Huth "FPR12_BANK0", "FPR13_BANK0", "FPR14_BANK0", "FPR15_BANK0",
91fcf5ef2aSThomas Huth "FPR0_BANK1", "FPR1_BANK1", "FPR2_BANK1", "FPR3_BANK1",
92fcf5ef2aSThomas Huth "FPR4_BANK1", "FPR5_BANK1", "FPR6_BANK1", "FPR7_BANK1",
93fcf5ef2aSThomas Huth "FPR8_BANK1", "FPR9_BANK1", "FPR10_BANK1", "FPR11_BANK1",
94fcf5ef2aSThomas Huth "FPR12_BANK1", "FPR13_BANK1", "FPR14_BANK1", "FPR15_BANK1",
95fcf5ef2aSThomas Huth };
96fcf5ef2aSThomas Huth
973a3bb8d2SRichard Henderson for (i = 0; i < 24; i++) {
98ad75a51eSRichard Henderson cpu_gregs[i] = tcg_global_mem_new_i32(tcg_env,
99fcf5ef2aSThomas Huth offsetof(CPUSH4State, gregs[i]),
100fcf5ef2aSThomas Huth gregnames[i]);
1013a3bb8d2SRichard Henderson }
1023a3bb8d2SRichard Henderson memcpy(cpu_gregs + 24, cpu_gregs + 8, 8 * sizeof(TCGv));
103fcf5ef2aSThomas Huth
104ad75a51eSRichard Henderson cpu_pc = tcg_global_mem_new_i32(tcg_env,
105fcf5ef2aSThomas Huth offsetof(CPUSH4State, pc), "PC");
106ad75a51eSRichard Henderson cpu_sr = tcg_global_mem_new_i32(tcg_env,
107fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr), "SR");
108ad75a51eSRichard Henderson cpu_sr_m = tcg_global_mem_new_i32(tcg_env,
109fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_m), "SR_M");
110ad75a51eSRichard Henderson cpu_sr_q = tcg_global_mem_new_i32(tcg_env,
111fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_q), "SR_Q");
112ad75a51eSRichard Henderson cpu_sr_t = tcg_global_mem_new_i32(tcg_env,
113fcf5ef2aSThomas Huth offsetof(CPUSH4State, sr_t), "SR_T");
114ad75a51eSRichard Henderson cpu_ssr = tcg_global_mem_new_i32(tcg_env,
115fcf5ef2aSThomas Huth offsetof(CPUSH4State, ssr), "SSR");
116ad75a51eSRichard Henderson cpu_spc = tcg_global_mem_new_i32(tcg_env,
117fcf5ef2aSThomas Huth offsetof(CPUSH4State, spc), "SPC");
118ad75a51eSRichard Henderson cpu_gbr = tcg_global_mem_new_i32(tcg_env,
119fcf5ef2aSThomas Huth offsetof(CPUSH4State, gbr), "GBR");
120ad75a51eSRichard Henderson cpu_vbr = tcg_global_mem_new_i32(tcg_env,
121fcf5ef2aSThomas Huth offsetof(CPUSH4State, vbr), "VBR");
122ad75a51eSRichard Henderson cpu_sgr = tcg_global_mem_new_i32(tcg_env,
123fcf5ef2aSThomas Huth offsetof(CPUSH4State, sgr), "SGR");
124ad75a51eSRichard Henderson cpu_dbr = tcg_global_mem_new_i32(tcg_env,
125fcf5ef2aSThomas Huth offsetof(CPUSH4State, dbr), "DBR");
126ad75a51eSRichard Henderson cpu_mach = tcg_global_mem_new_i32(tcg_env,
127fcf5ef2aSThomas Huth offsetof(CPUSH4State, mach), "MACH");
128ad75a51eSRichard Henderson cpu_macl = tcg_global_mem_new_i32(tcg_env,
129fcf5ef2aSThomas Huth offsetof(CPUSH4State, macl), "MACL");
130ad75a51eSRichard Henderson cpu_pr = tcg_global_mem_new_i32(tcg_env,
131fcf5ef2aSThomas Huth offsetof(CPUSH4State, pr), "PR");
132ad75a51eSRichard Henderson cpu_fpscr = tcg_global_mem_new_i32(tcg_env,
133fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpscr), "FPSCR");
134ad75a51eSRichard Henderson cpu_fpul = tcg_global_mem_new_i32(tcg_env,
135fcf5ef2aSThomas Huth offsetof(CPUSH4State, fpul), "FPUL");
136fcf5ef2aSThomas Huth
137ad75a51eSRichard Henderson cpu_flags = tcg_global_mem_new_i32(tcg_env,
138fcf5ef2aSThomas Huth offsetof(CPUSH4State, flags), "_flags_");
139ad75a51eSRichard Henderson cpu_delayed_pc = tcg_global_mem_new_i32(tcg_env,
140fcf5ef2aSThomas Huth offsetof(CPUSH4State, delayed_pc),
141fcf5ef2aSThomas Huth "_delayed_pc_");
142ad75a51eSRichard Henderson cpu_delayed_cond = tcg_global_mem_new_i32(tcg_env,
14347b9f4d5SAurelien Jarno offsetof(CPUSH4State,
14447b9f4d5SAurelien Jarno delayed_cond),
14547b9f4d5SAurelien Jarno "_delayed_cond_");
146ad75a51eSRichard Henderson cpu_lock_addr = tcg_global_mem_new_i32(tcg_env,
147f85da308SRichard Henderson offsetof(CPUSH4State, lock_addr),
148f85da308SRichard Henderson "_lock_addr_");
149ad75a51eSRichard Henderson cpu_lock_value = tcg_global_mem_new_i32(tcg_env,
150f85da308SRichard Henderson offsetof(CPUSH4State, lock_value),
151f85da308SRichard Henderson "_lock_value_");
152fcf5ef2aSThomas Huth
153fcf5ef2aSThomas Huth for (i = 0; i < 32; i++)
154ad75a51eSRichard Henderson cpu_fregs[i] = tcg_global_mem_new_i32(tcg_env,
155fcf5ef2aSThomas Huth offsetof(CPUSH4State, fregs[i]),
156fcf5ef2aSThomas Huth fregnames[i]);
157fcf5ef2aSThomas Huth }
158fcf5ef2aSThomas Huth
superh_cpu_dump_state(CPUState * cs,FILE * f,int flags)15990c84c56SMarkus Armbruster void superh_cpu_dump_state(CPUState *cs, FILE *f, int flags)
160fcf5ef2aSThomas Huth {
161795bec96SPhilippe Mathieu-Daudé CPUSH4State *env = cpu_env(cs);
162fcf5ef2aSThomas Huth int i;
16390c84c56SMarkus Armbruster
16490c84c56SMarkus Armbruster qemu_fprintf(f, "pc=0x%08x sr=0x%08x pr=0x%08x fpscr=0x%08x\n",
165fcf5ef2aSThomas Huth env->pc, cpu_read_sr(env), env->pr, env->fpscr);
16690c84c56SMarkus Armbruster qemu_fprintf(f, "spc=0x%08x ssr=0x%08x gbr=0x%08x vbr=0x%08x\n",
167fcf5ef2aSThomas Huth env->spc, env->ssr, env->gbr, env->vbr);
16890c84c56SMarkus Armbruster qemu_fprintf(f, "sgr=0x%08x dbr=0x%08x delayed_pc=0x%08x fpul=0x%08x\n",
169fcf5ef2aSThomas Huth env->sgr, env->dbr, env->delayed_pc, env->fpul);
170fcf5ef2aSThomas Huth for (i = 0; i < 24; i += 4) {
171ad4052f1SIlya Leoshkevich qemu_fprintf(f, "r%d=0x%08x r%d=0x%08x r%d=0x%08x r%d=0x%08x\n",
172fcf5ef2aSThomas Huth i, env->gregs[i], i + 1, env->gregs[i + 1],
173fcf5ef2aSThomas Huth i + 2, env->gregs[i + 2], i + 3, env->gregs[i + 3]);
174fcf5ef2aSThomas Huth }
175ab419fd8SRichard Henderson if (env->flags & TB_FLAG_DELAY_SLOT) {
176ad4052f1SIlya Leoshkevich qemu_fprintf(f, "in delay slot (delayed_pc=0x%08x)\n",
177fcf5ef2aSThomas Huth env->delayed_pc);
178ab419fd8SRichard Henderson } else if (env->flags & TB_FLAG_DELAY_SLOT_COND) {
179ad4052f1SIlya Leoshkevich qemu_fprintf(f, "in conditional delay slot (delayed_pc=0x%08x)\n",
180fcf5ef2aSThomas Huth env->delayed_pc);
181ab419fd8SRichard Henderson } else if (env->flags & TB_FLAG_DELAY_SLOT_RTE) {
18290c84c56SMarkus Armbruster qemu_fprintf(f, "in rte delay slot (delayed_pc=0x%08x)\n",
183be53081aSAurelien Jarno env->delayed_pc);
184fcf5ef2aSThomas Huth }
185fcf5ef2aSThomas Huth }
186fcf5ef2aSThomas Huth
gen_read_sr(TCGv dst)187fcf5ef2aSThomas Huth static void gen_read_sr(TCGv dst)
188fcf5ef2aSThomas Huth {
189fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new();
190fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_q, SR_Q);
191fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0);
192fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_m, SR_M);
193fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, dst, t0);
194fcf5ef2aSThomas Huth tcg_gen_shli_i32(t0, cpu_sr_t, SR_T);
195fcf5ef2aSThomas Huth tcg_gen_or_i32(dst, cpu_sr, t0);
196fcf5ef2aSThomas Huth }
197fcf5ef2aSThomas Huth
gen_write_sr(TCGv src)198fcf5ef2aSThomas Huth static void gen_write_sr(TCGv src)
199fcf5ef2aSThomas Huth {
200fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, src,
201fcf5ef2aSThomas Huth ~((1u << SR_Q) | (1u << SR_M) | (1u << SR_T)));
202a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_q, src, SR_Q, 1);
203a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_m, src, SR_M, 1);
204a380f9dbSAurelien Jarno tcg_gen_extract_i32(cpu_sr_t, src, SR_T, 1);
205fcf5ef2aSThomas Huth }
206fcf5ef2aSThomas Huth
gen_save_cpu_state(DisasContext * ctx,bool save_pc)207ac9707eaSAurelien Jarno static inline void gen_save_cpu_state(DisasContext *ctx, bool save_pc)
208ac9707eaSAurelien Jarno {
209ac9707eaSAurelien Jarno if (save_pc) {
2106f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next);
211ac9707eaSAurelien Jarno }
212ac9707eaSAurelien Jarno if (ctx->delayed_pc != (uint32_t) -1) {
213ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_delayed_pc, ctx->delayed_pc);
214ac9707eaSAurelien Jarno }
215e1933d14SRichard Henderson if ((ctx->tbflags & TB_FLAG_ENVFLAGS_MASK) != ctx->envflags) {
216ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags);
217ac9707eaSAurelien Jarno }
218ac9707eaSAurelien Jarno }
219ac9707eaSAurelien Jarno
use_exit_tb(DisasContext * ctx)220ec2eb22eSRichard Henderson static inline bool use_exit_tb(DisasContext *ctx)
221ec2eb22eSRichard Henderson {
222ab419fd8SRichard Henderson return (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) != 0;
223ec2eb22eSRichard Henderson }
224ec2eb22eSRichard Henderson
use_goto_tb(DisasContext * ctx,target_ulong dest)2253f1e2098SRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ulong dest)
226fcf5ef2aSThomas Huth {
2273f1e2098SRichard Henderson if (use_exit_tb(ctx)) {
2284bfa602bSRichard Henderson return false;
2294bfa602bSRichard Henderson }
2303f1e2098SRichard Henderson return translator_use_goto_tb(&ctx->base, dest);
231fcf5ef2aSThomas Huth }
232fcf5ef2aSThomas Huth
gen_goto_tb(DisasContext * ctx,int n,target_ulong dest)233fcf5ef2aSThomas Huth static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
234fcf5ef2aSThomas Huth {
235fcf5ef2aSThomas Huth if (use_goto_tb(ctx, dest)) {
236fcf5ef2aSThomas Huth tcg_gen_goto_tb(n);
237fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest);
23807ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, n);
239fcf5ef2aSThomas Huth } else {
240fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_pc, dest);
24152df5adcSRichard Henderson if (use_exit_tb(ctx)) {
24207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0);
243ec2eb22eSRichard Henderson } else {
2447f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr();
245ec2eb22eSRichard Henderson }
246fcf5ef2aSThomas Huth }
2476f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
248fcf5ef2aSThomas Huth }
249fcf5ef2aSThomas Huth
gen_jump(DisasContext * ctx)250fcf5ef2aSThomas Huth static void gen_jump(DisasContext * ctx)
251fcf5ef2aSThomas Huth {
252ec2eb22eSRichard Henderson if (ctx->delayed_pc == -1) {
253fcf5ef2aSThomas Huth /* Target is not statically known, it comes necessarily from a
254fcf5ef2aSThomas Huth delayed jump as immediate jump are conditinal jumps */
255fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc);
256ac9707eaSAurelien Jarno tcg_gen_discard_i32(cpu_delayed_pc);
25752df5adcSRichard Henderson if (use_exit_tb(ctx)) {
25807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0);
259fcf5ef2aSThomas Huth } else {
2607f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr();
261ec2eb22eSRichard Henderson }
2626f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
263ec2eb22eSRichard Henderson } else {
264fcf5ef2aSThomas Huth gen_goto_tb(ctx, 0, ctx->delayed_pc);
265fcf5ef2aSThomas Huth }
266fcf5ef2aSThomas Huth }
267fcf5ef2aSThomas Huth
268fcf5ef2aSThomas Huth /* Immediate conditional jump (bt or bf) */
gen_conditional_jump(DisasContext * ctx,target_ulong dest,bool jump_if_true)2694bfa602bSRichard Henderson static void gen_conditional_jump(DisasContext *ctx, target_ulong dest,
2704bfa602bSRichard Henderson bool jump_if_true)
271fcf5ef2aSThomas Huth {
272fcf5ef2aSThomas Huth TCGLabel *l1 = gen_new_label();
2734bfa602bSRichard Henderson TCGCond cond_not_taken = jump_if_true ? TCG_COND_EQ : TCG_COND_NE;
2744bfa602bSRichard Henderson
275ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
2764bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end.
2774bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise
2784bfa602bSRichard Henderson fall through to the next instruction. */
2794bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
280ab419fd8SRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~TB_FLAG_GUSA_MASK);
2814bfa602bSRichard Henderson /* Note that this won't actually use a goto_tb opcode because we
2824bfa602bSRichard Henderson disallow it in use_goto_tb, but it handles exit + singlestep. */
2834bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest);
284fcf5ef2aSThomas Huth gen_set_label(l1);
2855b38d026SLaurent Vivier ctx->base.is_jmp = DISAS_NEXT;
2864bfa602bSRichard Henderson return;
2874bfa602bSRichard Henderson }
2884bfa602bSRichard Henderson
2894bfa602bSRichard Henderson gen_save_cpu_state(ctx, false);
2904bfa602bSRichard Henderson tcg_gen_brcondi_i32(cond_not_taken, cpu_sr_t, 0, l1);
2914bfa602bSRichard Henderson gen_goto_tb(ctx, 0, dest);
2924bfa602bSRichard Henderson gen_set_label(l1);
2936f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2);
2946f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
295fcf5ef2aSThomas Huth }
296fcf5ef2aSThomas Huth
297fcf5ef2aSThomas Huth /* Delayed conditional jump (bt or bf) */
gen_delayed_conditional_jump(DisasContext * ctx)298fcf5ef2aSThomas Huth static void gen_delayed_conditional_jump(DisasContext * ctx)
299fcf5ef2aSThomas Huth {
3004bfa602bSRichard Henderson TCGLabel *l1 = gen_new_label();
3014bfa602bSRichard Henderson TCGv ds = tcg_temp_new();
302fcf5ef2aSThomas Huth
30347b9f4d5SAurelien Jarno tcg_gen_mov_i32(ds, cpu_delayed_cond);
30447b9f4d5SAurelien Jarno tcg_gen_discard_i32(cpu_delayed_cond);
3054bfa602bSRichard Henderson
306ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
3074bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end.
3084bfa602bSRichard Henderson Therefore, exit the region on a taken branch, but otherwise
3094bfa602bSRichard Henderson fall through to the next instruction. */
3104bfa602bSRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, ds, 0, l1);
3114bfa602bSRichard Henderson
3124bfa602bSRichard Henderson /* Leave the gUSA region. */
313ab419fd8SRichard Henderson tcg_gen_movi_i32(cpu_flags, ctx->envflags & ~TB_FLAG_GUSA_MASK);
3144bfa602bSRichard Henderson gen_jump(ctx);
3154bfa602bSRichard Henderson
3164bfa602bSRichard Henderson gen_set_label(l1);
3176f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NEXT;
3184bfa602bSRichard Henderson return;
3194bfa602bSRichard Henderson }
3204bfa602bSRichard Henderson
321fcf5ef2aSThomas Huth tcg_gen_brcondi_i32(TCG_COND_NE, ds, 0, l1);
3226f1c2af6SRichard Henderson gen_goto_tb(ctx, 1, ctx->base.pc_next + 2);
323fcf5ef2aSThomas Huth gen_set_label(l1);
324fcf5ef2aSThomas Huth gen_jump(ctx);
325fcf5ef2aSThomas Huth }
326fcf5ef2aSThomas Huth
gen_load_fpr64(DisasContext * ctx,TCGv_i64 t,int reg)327e5d8053eSRichard Henderson static inline void gen_load_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
328fcf5ef2aSThomas Huth {
3291e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */
3301e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0);
3311e0b21d8SRichard Henderson reg ^= ctx->fbank;
332fcf5ef2aSThomas Huth tcg_gen_concat_i32_i64(t, cpu_fregs[reg + 1], cpu_fregs[reg]);
333fcf5ef2aSThomas Huth }
334fcf5ef2aSThomas Huth
gen_store_fpr64(DisasContext * ctx,TCGv_i64 t,int reg)335e5d8053eSRichard Henderson static inline void gen_store_fpr64(DisasContext *ctx, TCGv_i64 t, int reg)
336fcf5ef2aSThomas Huth {
3371e0b21d8SRichard Henderson /* We have already signaled illegal instruction for odd Dr. */
3381e0b21d8SRichard Henderson tcg_debug_assert((reg & 1) == 0);
3391e0b21d8SRichard Henderson reg ^= ctx->fbank;
34058d2a9aeSAurelien Jarno tcg_gen_extr_i64_i32(cpu_fregs[reg + 1], cpu_fregs[reg], t);
341fcf5ef2aSThomas Huth }
342fcf5ef2aSThomas Huth
343fcf5ef2aSThomas Huth #define B3_0 (ctx->opcode & 0xf)
344fcf5ef2aSThomas Huth #define B6_4 ((ctx->opcode >> 4) & 0x7)
345fcf5ef2aSThomas Huth #define B7_4 ((ctx->opcode >> 4) & 0xf)
346fcf5ef2aSThomas Huth #define B7_0 (ctx->opcode & 0xff)
347fcf5ef2aSThomas Huth #define B7_0s ((int32_t) (int8_t) (ctx->opcode & 0xff))
348fcf5ef2aSThomas Huth #define B11_0s (ctx->opcode & 0x800 ? 0xfffff000 | (ctx->opcode & 0xfff) : \
349fcf5ef2aSThomas Huth (ctx->opcode & 0xfff))
350fcf5ef2aSThomas Huth #define B11_8 ((ctx->opcode >> 8) & 0xf)
351fcf5ef2aSThomas Huth #define B15_12 ((ctx->opcode >> 12) & 0xf)
352fcf5ef2aSThomas Huth
3533a3bb8d2SRichard Henderson #define REG(x) cpu_gregs[(x) ^ ctx->gbank]
3543a3bb8d2SRichard Henderson #define ALTREG(x) cpu_gregs[(x) ^ ctx->gbank ^ 0x10]
3555c13bad9SRichard Henderson #define FREG(x) cpu_fregs[(x) ^ ctx->fbank]
356fcf5ef2aSThomas Huth
357fcf5ef2aSThomas Huth #define XHACK(x) ((((x) & 1 ) << 4) | ((x) & 0xe))
358fcf5ef2aSThomas Huth
359fcf5ef2aSThomas Huth #define CHECK_NOT_DELAY_SLOT \
360ab419fd8SRichard Henderson if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) { \
361dec16c6eSRichard Henderson goto do_illegal_slot; \
362fcf5ef2aSThomas Huth }
363fcf5ef2aSThomas Huth
364fcf5ef2aSThomas Huth #define CHECK_PRIVILEGED \
365fcf5ef2aSThomas Huth if (IS_USER(ctx)) { \
3666b98213dSRichard Henderson goto do_illegal; \
367fcf5ef2aSThomas Huth }
368fcf5ef2aSThomas Huth
369fcf5ef2aSThomas Huth #define CHECK_FPU_ENABLED \
370a6215749SAurelien Jarno if (ctx->tbflags & (1u << SR_FD)) { \
371dec4f042SRichard Henderson goto do_fpu_disabled; \
372fcf5ef2aSThomas Huth }
373fcf5ef2aSThomas Huth
3747e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_0 \
3757e9f7ca8SRichard Henderson if (ctx->tbflags & FPSCR_PR) { \
3767e9f7ca8SRichard Henderson goto do_illegal; \
3777e9f7ca8SRichard Henderson }
3787e9f7ca8SRichard Henderson
3797e9f7ca8SRichard Henderson #define CHECK_FPSCR_PR_1 \
3807e9f7ca8SRichard Henderson if (!(ctx->tbflags & FPSCR_PR)) { \
3817e9f7ca8SRichard Henderson goto do_illegal; \
3827e9f7ca8SRichard Henderson }
3837e9f7ca8SRichard Henderson
384ccae24d4SRichard Henderson #define CHECK_SH4A \
385ccae24d4SRichard Henderson if (!(ctx->features & SH_FEATURE_SH4A)) { \
386ccae24d4SRichard Henderson goto do_illegal; \
387ccae24d4SRichard Henderson }
388ccae24d4SRichard Henderson
_decode_opc(DisasContext * ctx)389fcf5ef2aSThomas Huth static void _decode_opc(DisasContext * ctx)
390fcf5ef2aSThomas Huth {
391fcf5ef2aSThomas Huth /* This code tries to make movcal emulation sufficiently
392fcf5ef2aSThomas Huth accurate for Linux purposes. This instruction writes
393fcf5ef2aSThomas Huth memory, and prior to that, always allocates a cache line.
394fcf5ef2aSThomas Huth It is used in two contexts:
395fcf5ef2aSThomas Huth - in memcpy, where data is copied in blocks, the first write
396fcf5ef2aSThomas Huth of to a block uses movca.l for performance.
397fcf5ef2aSThomas Huth - in arch/sh/mm/cache-sh4.c, movcal.l + ocbi combination is used
398fcf5ef2aSThomas Huth to flush the cache. Here, the data written by movcal.l is never
399fcf5ef2aSThomas Huth written to memory, and the data written is just bogus.
400fcf5ef2aSThomas Huth
401fcf5ef2aSThomas Huth To simulate this, we simulate movcal.l, we store the value to memory,
402fcf5ef2aSThomas Huth but we also remember the previous content. If we see ocbi, we check
403fcf5ef2aSThomas Huth if movcal.l for that address was done previously. If so, the write should
404fcf5ef2aSThomas Huth not have hit the memory, so we restore the previous content.
405fcf5ef2aSThomas Huth When we see an instruction that is neither movca.l
406fcf5ef2aSThomas Huth nor ocbi, the previous content is discarded.
407fcf5ef2aSThomas Huth
408fcf5ef2aSThomas Huth To optimize, we only try to flush stores when we're at the start of
409fcf5ef2aSThomas Huth TB, or if we already saw movca.l in this TB and did not flush stores
410fcf5ef2aSThomas Huth yet. */
411fcf5ef2aSThomas Huth if (ctx->has_movcal)
412fcf5ef2aSThomas Huth {
413fcf5ef2aSThomas Huth int opcode = ctx->opcode & 0xf0ff;
414fcf5ef2aSThomas Huth if (opcode != 0x0093 /* ocbi */
415fcf5ef2aSThomas Huth && opcode != 0x00c3 /* movca.l */)
416fcf5ef2aSThomas Huth {
417ad75a51eSRichard Henderson gen_helper_discard_movcal_backup(tcg_env);
418fcf5ef2aSThomas Huth ctx->has_movcal = 0;
419fcf5ef2aSThomas Huth }
420fcf5ef2aSThomas Huth }
421fcf5ef2aSThomas Huth
422fcf5ef2aSThomas Huth #if 0
423fcf5ef2aSThomas Huth fprintf(stderr, "Translating opcode 0x%04x\n", ctx->opcode);
424fcf5ef2aSThomas Huth #endif
425fcf5ef2aSThomas Huth
426fcf5ef2aSThomas Huth switch (ctx->opcode) {
427fcf5ef2aSThomas Huth case 0x0019: /* div0u */
428fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_m, 0);
429fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_q, 0);
430fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0);
431fcf5ef2aSThomas Huth return;
432fcf5ef2aSThomas Huth case 0x000b: /* rts */
433fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
434fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_pr);
435ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
436fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1;
437fcf5ef2aSThomas Huth return;
438fcf5ef2aSThomas Huth case 0x0028: /* clrmac */
439fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_mach, 0);
440fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_macl, 0);
441fcf5ef2aSThomas Huth return;
442fcf5ef2aSThomas Huth case 0x0048: /* clrs */
443fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr, cpu_sr, ~(1u << SR_S));
444fcf5ef2aSThomas Huth return;
445fcf5ef2aSThomas Huth case 0x0008: /* clrt */
446fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 0);
447fcf5ef2aSThomas Huth return;
448fcf5ef2aSThomas Huth case 0x0038: /* ldtlb */
449fcf5ef2aSThomas Huth CHECK_PRIVILEGED
450ad75a51eSRichard Henderson gen_helper_ldtlb(tcg_env);
451fcf5ef2aSThomas Huth return;
452fcf5ef2aSThomas Huth case 0x002b: /* rte */
453fcf5ef2aSThomas Huth CHECK_PRIVILEGED
454fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
455fcf5ef2aSThomas Huth gen_write_sr(cpu_ssr);
456fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, cpu_spc);
457ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT_RTE;
458fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1;
4596f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
460fcf5ef2aSThomas Huth return;
461fcf5ef2aSThomas Huth case 0x0058: /* sets */
462fcf5ef2aSThomas Huth tcg_gen_ori_i32(cpu_sr, cpu_sr, (1u << SR_S));
463fcf5ef2aSThomas Huth return;
464fcf5ef2aSThomas Huth case 0x0018: /* sett */
465fcf5ef2aSThomas Huth tcg_gen_movi_i32(cpu_sr_t, 1);
466fcf5ef2aSThomas Huth return;
467fcf5ef2aSThomas Huth case 0xfbfd: /* frchg */
46861dedf2aSRichard Henderson CHECK_FPSCR_PR_0
469fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_FR);
4706f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
471fcf5ef2aSThomas Huth return;
472fcf5ef2aSThomas Huth case 0xf3fd: /* fschg */
47361dedf2aSRichard Henderson CHECK_FPSCR_PR_0
474fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_SZ);
4756f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
476fcf5ef2aSThomas Huth return;
477907759f9SRichard Henderson case 0xf7fd: /* fpchg */
478907759f9SRichard Henderson CHECK_SH4A
479907759f9SRichard Henderson tcg_gen_xori_i32(cpu_fpscr, cpu_fpscr, FPSCR_PR);
4806f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
481907759f9SRichard Henderson return;
482fcf5ef2aSThomas Huth case 0x0009: /* nop */
483fcf5ef2aSThomas Huth return;
484fcf5ef2aSThomas Huth case 0x001b: /* sleep */
485fcf5ef2aSThomas Huth CHECK_PRIVILEGED
4866f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next + 2);
487ad75a51eSRichard Henderson gen_helper_sleep(tcg_env);
488fcf5ef2aSThomas Huth return;
489fcf5ef2aSThomas Huth }
490fcf5ef2aSThomas Huth
491fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf000) {
492fcf5ef2aSThomas Huth case 0x1000: /* mov.l Rm,@(disp,Rn) */
493fcf5ef2aSThomas Huth {
494fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
495fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B11_8), B3_0 * 4);
4964da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
4974da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx));
498fcf5ef2aSThomas Huth }
499fcf5ef2aSThomas Huth return;
500fcf5ef2aSThomas Huth case 0x5000: /* mov.l @(disp,Rm),Rn */
501fcf5ef2aSThomas Huth {
502fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
503fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 4);
5044da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
5054da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx));
506fcf5ef2aSThomas Huth }
507fcf5ef2aSThomas Huth return;
508fcf5ef2aSThomas Huth case 0xe000: /* mov #imm,Rn */
5094bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
510ab419fd8SRichard Henderson /*
511ab419fd8SRichard Henderson * Detect the start of a gUSA region (mov #-n, r15).
512ab419fd8SRichard Henderson * If so, update envflags and end the TB. This will allow us
513ab419fd8SRichard Henderson * to see the end of the region (stored in R0) in the next TB.
514ab419fd8SRichard Henderson */
5156f1c2af6SRichard Henderson if (B11_8 == 15 && B7_0s < 0 &&
5166f1c2af6SRichard Henderson (tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
517ab419fd8SRichard Henderson ctx->envflags =
518ab419fd8SRichard Henderson deposit32(ctx->envflags, TB_FLAG_GUSA_SHIFT, 8, B7_0s);
5196f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
5204bfa602bSRichard Henderson }
5214bfa602bSRichard Henderson #endif
522fcf5ef2aSThomas Huth tcg_gen_movi_i32(REG(B11_8), B7_0s);
523fcf5ef2aSThomas Huth return;
524fcf5ef2aSThomas Huth case 0x9000: /* mov.w @(disp,PC),Rn */
525b754cb2dSZack Buhman CHECK_NOT_DELAY_SLOT
526fcf5ef2aSThomas Huth {
527950b91beSRichard Henderson TCGv addr = tcg_constant_i32(ctx->base.pc_next + 4 + B7_0 * 2);
52803a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
52903a0d87eSRichard Henderson MO_TESW | MO_ALIGN);
530fcf5ef2aSThomas Huth }
531fcf5ef2aSThomas Huth return;
532fcf5ef2aSThomas Huth case 0xd000: /* mov.l @(disp,PC),Rn */
533b754cb2dSZack Buhman CHECK_NOT_DELAY_SLOT
534fcf5ef2aSThomas Huth {
535950b91beSRichard Henderson TCGv addr = tcg_constant_i32((ctx->base.pc_next + 4 + B7_0 * 4) & ~3);
53603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
53703a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
538fcf5ef2aSThomas Huth }
539fcf5ef2aSThomas Huth return;
540fcf5ef2aSThomas Huth case 0x7000: /* add #imm,Rn */
541fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), B7_0s);
542fcf5ef2aSThomas Huth return;
543fcf5ef2aSThomas Huth case 0xa000: /* bra disp */
544fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
5456f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2;
546ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
547fcf5ef2aSThomas Huth return;
548fcf5ef2aSThomas Huth case 0xb000: /* bsr disp */
549fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
5506f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
5516f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B11_0s * 2;
552ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
553fcf5ef2aSThomas Huth return;
554fcf5ef2aSThomas Huth }
555fcf5ef2aSThomas Huth
556fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) {
557fcf5ef2aSThomas Huth case 0x6003: /* mov Rm,Rn */
558fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), REG(B7_4));
559fcf5ef2aSThomas Huth return;
560fcf5ef2aSThomas Huth case 0x2000: /* mov.b Rm,@Rn */
561fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx, MO_UB);
562fcf5ef2aSThomas Huth return;
563fcf5ef2aSThomas Huth case 0x2001: /* mov.w Rm,@Rn */
5644da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx,
5654da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx));
566fcf5ef2aSThomas Huth return;
567fcf5ef2aSThomas Huth case 0x2002: /* mov.l Rm,@Rn */
5684da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), REG(B11_8), ctx->memidx,
5694da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx));
570fcf5ef2aSThomas Huth return;
571fcf5ef2aSThomas Huth case 0x6000: /* mov.b @Rm,Rn */
572fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
573fcf5ef2aSThomas Huth return;
574fcf5ef2aSThomas Huth case 0x6001: /* mov.w @Rm,Rn */
5754da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
5764da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx));
577fcf5ef2aSThomas Huth return;
578fcf5ef2aSThomas Huth case 0x6002: /* mov.l @Rm,Rn */
5794da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
5804da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx));
581fcf5ef2aSThomas Huth return;
582fcf5ef2aSThomas Huth case 0x2004: /* mov.b Rm,@-Rn */
583fcf5ef2aSThomas Huth {
584fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
585fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 1);
586fcf5ef2aSThomas Huth /* might cause re-execution */
587fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
588fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); /* modify register status */
589fcf5ef2aSThomas Huth }
590fcf5ef2aSThomas Huth return;
591fcf5ef2aSThomas Huth case 0x2005: /* mov.w Rm,@-Rn */
592fcf5ef2aSThomas Huth {
593fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
594fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 2);
5954da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
5964da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx));
597fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr);
598fcf5ef2aSThomas Huth }
599fcf5ef2aSThomas Huth return;
600fcf5ef2aSThomas Huth case 0x2006: /* mov.l Rm,@-Rn */
601fcf5ef2aSThomas Huth {
602fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
603fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4);
6044da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
6054da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx));
606fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr);
607fcf5ef2aSThomas Huth }
608fcf5ef2aSThomas Huth return;
609fcf5ef2aSThomas Huth case 0x6004: /* mov.b @Rm+,Rn */
610fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx, MO_SB);
611fcf5ef2aSThomas Huth if ( B11_8 != B7_4 )
612fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 1);
613fcf5ef2aSThomas Huth return;
614fcf5ef2aSThomas Huth case 0x6005: /* mov.w @Rm+,Rn */
6154da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
6164da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx));
617fcf5ef2aSThomas Huth if ( B11_8 != B7_4 )
618fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
619fcf5ef2aSThomas Huth return;
620fcf5ef2aSThomas Huth case 0x6006: /* mov.l @Rm+,Rn */
6214da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), REG(B7_4), ctx->memidx,
6224da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx));
623fcf5ef2aSThomas Huth if ( B11_8 != B7_4 )
624fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
625fcf5ef2aSThomas Huth return;
626fcf5ef2aSThomas Huth case 0x0004: /* mov.b Rm,@(R0,Rn) */
627fcf5ef2aSThomas Huth {
628fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
629fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0));
630fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx, MO_UB);
631fcf5ef2aSThomas Huth }
632fcf5ef2aSThomas Huth return;
633fcf5ef2aSThomas Huth case 0x0005: /* mov.w Rm,@(R0,Rn) */
634fcf5ef2aSThomas Huth {
635fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
636fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0));
6374da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
6384da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx));
639fcf5ef2aSThomas Huth }
640fcf5ef2aSThomas Huth return;
641fcf5ef2aSThomas Huth case 0x0006: /* mov.l Rm,@(R0,Rn) */
642fcf5ef2aSThomas Huth {
643fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
644fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0));
6454da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(B7_4), addr, ctx->memidx,
6464da06fb3SRichard Henderson MO_TEUL | UNALIGN(ctx));
647fcf5ef2aSThomas Huth }
648fcf5ef2aSThomas Huth return;
649fcf5ef2aSThomas Huth case 0x000c: /* mov.b @(R0,Rm),Rn */
650fcf5ef2aSThomas Huth {
651fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
652fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0));
653fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx, MO_SB);
654fcf5ef2aSThomas Huth }
655fcf5ef2aSThomas Huth return;
656fcf5ef2aSThomas Huth case 0x000d: /* mov.w @(R0,Rm),Rn */
657fcf5ef2aSThomas Huth {
658fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
659fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0));
6604da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
6614da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx));
662fcf5ef2aSThomas Huth }
663fcf5ef2aSThomas Huth return;
664fcf5ef2aSThomas Huth case 0x000e: /* mov.l @(R0,Rm),Rn */
665fcf5ef2aSThomas Huth {
666fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
667fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0));
6684da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(B11_8), addr, ctx->memidx,
6694da06fb3SRichard Henderson MO_TESL | UNALIGN(ctx));
670fcf5ef2aSThomas Huth }
671fcf5ef2aSThomas Huth return;
672fcf5ef2aSThomas Huth case 0x6008: /* swap.b Rm,Rn */
673fcf5ef2aSThomas Huth {
6743c254ab8SLadi Prosek TCGv low = tcg_temp_new();
675b983a0e1SRichard Henderson tcg_gen_bswap16_i32(low, REG(B7_4), 0);
676fcf5ef2aSThomas Huth tcg_gen_deposit_i32(REG(B11_8), REG(B7_4), low, 0, 16);
677fcf5ef2aSThomas Huth }
678fcf5ef2aSThomas Huth return;
679fcf5ef2aSThomas Huth case 0x6009: /* swap.w Rm,Rn */
680fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B7_4), 16);
681fcf5ef2aSThomas Huth return;
682fcf5ef2aSThomas Huth case 0x200d: /* xtrct Rm,Rn */
683fcf5ef2aSThomas Huth {
684fcf5ef2aSThomas Huth TCGv high, low;
685fcf5ef2aSThomas Huth high = tcg_temp_new();
686fcf5ef2aSThomas Huth tcg_gen_shli_i32(high, REG(B7_4), 16);
687fcf5ef2aSThomas Huth low = tcg_temp_new();
688fcf5ef2aSThomas Huth tcg_gen_shri_i32(low, REG(B11_8), 16);
689fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), high, low);
690fcf5ef2aSThomas Huth }
691fcf5ef2aSThomas Huth return;
692fcf5ef2aSThomas Huth case 0x300c: /* add Rm,Rn */
693fcf5ef2aSThomas Huth tcg_gen_add_i32(REG(B11_8), REG(B11_8), REG(B7_4));
694fcf5ef2aSThomas Huth return;
695fcf5ef2aSThomas Huth case 0x300e: /* addc Rm,Rn */
696fcf5ef2aSThomas Huth {
697fcf5ef2aSThomas Huth TCGv t0, t1;
698950b91beSRichard Henderson t0 = tcg_constant_tl(0);
699fcf5ef2aSThomas Huth t1 = tcg_temp_new();
700fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
701fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
702fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t);
703fcf5ef2aSThomas Huth }
704fcf5ef2aSThomas Huth return;
705fcf5ef2aSThomas Huth case 0x300f: /* addv Rm,Rn */
706fcf5ef2aSThomas Huth {
70740ed073fSPhilippe Mathieu-Daudé TCGv Rn = REG(B11_8);
70840ed073fSPhilippe Mathieu-Daudé TCGv Rm = REG(B7_4);
70940ed073fSPhilippe Mathieu-Daudé TCGv result, t1, t2;
71040ed073fSPhilippe Mathieu-Daudé
71140ed073fSPhilippe Mathieu-Daudé result = tcg_temp_new();
712fcf5ef2aSThomas Huth t1 = tcg_temp_new();
713fcf5ef2aSThomas Huth t2 = tcg_temp_new();
71440ed073fSPhilippe Mathieu-Daudé tcg_gen_add_i32(result, Rm, Rn);
71540ed073fSPhilippe Mathieu-Daudé /* T = ((Rn ^ Rm) & (Result ^ Rn)) >> 31 */
71640ed073fSPhilippe Mathieu-Daudé tcg_gen_xor_i32(t1, result, Rn);
71740ed073fSPhilippe Mathieu-Daudé tcg_gen_xor_i32(t2, Rm, Rn);
718fcf5ef2aSThomas Huth tcg_gen_andc_i32(cpu_sr_t, t1, t2);
719fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, cpu_sr_t, 31);
72040ed073fSPhilippe Mathieu-Daudé tcg_gen_mov_i32(Rn, result);
721fcf5ef2aSThomas Huth }
722fcf5ef2aSThomas Huth return;
723fcf5ef2aSThomas Huth case 0x2009: /* and Rm,Rn */
724fcf5ef2aSThomas Huth tcg_gen_and_i32(REG(B11_8), REG(B11_8), REG(B7_4));
725fcf5ef2aSThomas Huth return;
726fcf5ef2aSThomas Huth case 0x3000: /* cmp/eq Rm,Rn */
727fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), REG(B7_4));
728fcf5ef2aSThomas Huth return;
729fcf5ef2aSThomas Huth case 0x3003: /* cmp/ge Rm,Rn */
730fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), REG(B7_4));
731fcf5ef2aSThomas Huth return;
732fcf5ef2aSThomas Huth case 0x3007: /* cmp/gt Rm,Rn */
733fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), REG(B7_4));
734fcf5ef2aSThomas Huth return;
735fcf5ef2aSThomas Huth case 0x3006: /* cmp/hi Rm,Rn */
736fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GTU, cpu_sr_t, REG(B11_8), REG(B7_4));
737fcf5ef2aSThomas Huth return;
738fcf5ef2aSThomas Huth case 0x3002: /* cmp/hs Rm,Rn */
739fcf5ef2aSThomas Huth tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4));
740fcf5ef2aSThomas Huth return;
741fcf5ef2aSThomas Huth case 0x200c: /* cmp/str Rm,Rn */
742fcf5ef2aSThomas Huth {
743fcf5ef2aSThomas Huth TCGv cmp1 = tcg_temp_new();
744fcf5ef2aSThomas Huth TCGv cmp2 = tcg_temp_new();
745fcf5ef2aSThomas Huth tcg_gen_xor_i32(cmp2, REG(B7_4), REG(B11_8));
746fcf5ef2aSThomas Huth tcg_gen_subi_i32(cmp1, cmp2, 0x01010101);
747fcf5ef2aSThomas Huth tcg_gen_andc_i32(cmp1, cmp1, cmp2);
748fcf5ef2aSThomas Huth tcg_gen_andi_i32(cmp1, cmp1, 0x80808080);
749fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_NE, cpu_sr_t, cmp1, 0);
750fcf5ef2aSThomas Huth }
751fcf5ef2aSThomas Huth return;
752fcf5ef2aSThomas Huth case 0x2007: /* div0s Rm,Rn */
753fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_q, REG(B11_8), 31); /* SR_Q */
754fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_m, REG(B7_4), 31); /* SR_M */
755fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_t, cpu_sr_q, cpu_sr_m); /* SR_T */
756fcf5ef2aSThomas Huth return;
757fcf5ef2aSThomas Huth case 0x3004: /* div1 Rm,Rn */
758fcf5ef2aSThomas Huth {
759fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new();
760fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new();
761fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new();
762950b91beSRichard Henderson TCGv zero = tcg_constant_i32(0);
763fcf5ef2aSThomas Huth
764fcf5ef2aSThomas Huth /* shift left arg1, saving the bit being pushed out and inserting
765fcf5ef2aSThomas Huth T on the right */
766fcf5ef2aSThomas Huth tcg_gen_shri_i32(t0, REG(B11_8), 31);
767fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
768fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), cpu_sr_t);
769fcf5ef2aSThomas Huth
770fcf5ef2aSThomas Huth /* Add or subtract arg0 from arg1 depending if Q == M. To avoid
771fcf5ef2aSThomas Huth using 64-bit temps, we compute arg0's high part from q ^ m, so
772fcf5ef2aSThomas Huth that it is 0x00000000 when adding the value or 0xffffffff when
773fcf5ef2aSThomas Huth subtracting it. */
774fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, cpu_sr_q, cpu_sr_m);
775fcf5ef2aSThomas Huth tcg_gen_subi_i32(t1, t1, 1);
776fcf5ef2aSThomas Huth tcg_gen_neg_i32(t2, REG(B7_4));
777fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_EQ, t2, t1, zero, REG(B7_4), t2);
778fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), t1, REG(B11_8), zero, t2, t1);
779fcf5ef2aSThomas Huth
780fcf5ef2aSThomas Huth /* compute T and Q depending on carry */
781fcf5ef2aSThomas Huth tcg_gen_andi_i32(t1, t1, 1);
782fcf5ef2aSThomas Huth tcg_gen_xor_i32(t1, t1, t0);
783fcf5ef2aSThomas Huth tcg_gen_xori_i32(cpu_sr_t, t1, 1);
784fcf5ef2aSThomas Huth tcg_gen_xor_i32(cpu_sr_q, cpu_sr_m, t1);
785fcf5ef2aSThomas Huth }
786fcf5ef2aSThomas Huth return;
787fcf5ef2aSThomas Huth case 0x300d: /* dmuls.l Rm,Rn */
788fcf5ef2aSThomas Huth tcg_gen_muls2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
789fcf5ef2aSThomas Huth return;
790fcf5ef2aSThomas Huth case 0x3005: /* dmulu.l Rm,Rn */
791fcf5ef2aSThomas Huth tcg_gen_mulu2_i32(cpu_macl, cpu_mach, REG(B7_4), REG(B11_8));
792fcf5ef2aSThomas Huth return;
793fcf5ef2aSThomas Huth case 0x600e: /* exts.b Rm,Rn */
794fcf5ef2aSThomas Huth tcg_gen_ext8s_i32(REG(B11_8), REG(B7_4));
795fcf5ef2aSThomas Huth return;
796fcf5ef2aSThomas Huth case 0x600f: /* exts.w Rm,Rn */
797fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(REG(B11_8), REG(B7_4));
798fcf5ef2aSThomas Huth return;
799fcf5ef2aSThomas Huth case 0x600c: /* extu.b Rm,Rn */
800fcf5ef2aSThomas Huth tcg_gen_ext8u_i32(REG(B11_8), REG(B7_4));
801fcf5ef2aSThomas Huth return;
802fcf5ef2aSThomas Huth case 0x600d: /* extu.w Rm,Rn */
803fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(REG(B11_8), REG(B7_4));
804fcf5ef2aSThomas Huth return;
805fcf5ef2aSThomas Huth case 0x000f: /* mac.l @Rm+,@Rn+ */
806fcf5ef2aSThomas Huth {
807fcf5ef2aSThomas Huth TCGv arg0, arg1;
808fcf5ef2aSThomas Huth arg0 = tcg_temp_new();
80903a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx,
81003a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
811fcf5ef2aSThomas Huth arg1 = tcg_temp_new();
81203a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx,
81303a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
814ad75a51eSRichard Henderson gen_helper_macl(tcg_env, arg0, arg1);
815fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
816fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
817fcf5ef2aSThomas Huth }
818fcf5ef2aSThomas Huth return;
819fcf5ef2aSThomas Huth case 0x400f: /* mac.w @Rm+,@Rn+ */
820fcf5ef2aSThomas Huth {
821fcf5ef2aSThomas Huth TCGv arg0, arg1;
822fcf5ef2aSThomas Huth arg0 = tcg_temp_new();
82303a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg0, REG(B7_4), ctx->memidx,
824b0f2f297SZack Buhman MO_TESW | MO_ALIGN);
825fcf5ef2aSThomas Huth arg1 = tcg_temp_new();
82603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(arg1, REG(B11_8), ctx->memidx,
827b0f2f297SZack Buhman MO_TESW | MO_ALIGN);
828ad75a51eSRichard Henderson gen_helper_macw(tcg_env, arg0, arg1);
829fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 2);
830fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 2);
831fcf5ef2aSThomas Huth }
832fcf5ef2aSThomas Huth return;
833fcf5ef2aSThomas Huth case 0x0007: /* mul.l Rm,Rn */
834fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, REG(B7_4), REG(B11_8));
835fcf5ef2aSThomas Huth return;
836fcf5ef2aSThomas Huth case 0x200f: /* muls.w Rm,Rn */
837fcf5ef2aSThomas Huth {
838fcf5ef2aSThomas Huth TCGv arg0, arg1;
839fcf5ef2aSThomas Huth arg0 = tcg_temp_new();
840fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg0, REG(B7_4));
841fcf5ef2aSThomas Huth arg1 = tcg_temp_new();
842fcf5ef2aSThomas Huth tcg_gen_ext16s_i32(arg1, REG(B11_8));
843fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1);
844fcf5ef2aSThomas Huth }
845fcf5ef2aSThomas Huth return;
846fcf5ef2aSThomas Huth case 0x200e: /* mulu.w Rm,Rn */
847fcf5ef2aSThomas Huth {
848fcf5ef2aSThomas Huth TCGv arg0, arg1;
849fcf5ef2aSThomas Huth arg0 = tcg_temp_new();
850fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg0, REG(B7_4));
851fcf5ef2aSThomas Huth arg1 = tcg_temp_new();
852fcf5ef2aSThomas Huth tcg_gen_ext16u_i32(arg1, REG(B11_8));
853fcf5ef2aSThomas Huth tcg_gen_mul_i32(cpu_macl, arg0, arg1);
854fcf5ef2aSThomas Huth }
855fcf5ef2aSThomas Huth return;
856fcf5ef2aSThomas Huth case 0x600b: /* neg Rm,Rn */
857fcf5ef2aSThomas Huth tcg_gen_neg_i32(REG(B11_8), REG(B7_4));
858fcf5ef2aSThomas Huth return;
859fcf5ef2aSThomas Huth case 0x600a: /* negc Rm,Rn */
860fcf5ef2aSThomas Huth {
861950b91beSRichard Henderson TCGv t0 = tcg_constant_i32(0);
862fcf5ef2aSThomas Huth tcg_gen_add2_i32(REG(B11_8), cpu_sr_t,
863fcf5ef2aSThomas Huth REG(B7_4), t0, cpu_sr_t, t0);
864fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
865fcf5ef2aSThomas Huth t0, t0, REG(B11_8), cpu_sr_t);
866fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
867fcf5ef2aSThomas Huth }
868fcf5ef2aSThomas Huth return;
869fcf5ef2aSThomas Huth case 0x6007: /* not Rm,Rn */
870fcf5ef2aSThomas Huth tcg_gen_not_i32(REG(B11_8), REG(B7_4));
871fcf5ef2aSThomas Huth return;
872fcf5ef2aSThomas Huth case 0x200b: /* or Rm,Rn */
873fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), REG(B7_4));
874fcf5ef2aSThomas Huth return;
875fcf5ef2aSThomas Huth case 0x400c: /* shad Rm,Rn */
876fcf5ef2aSThomas Huth {
877fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new();
878fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new();
879fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new();
880fcf5ef2aSThomas Huth
881fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
882fcf5ef2aSThomas Huth
883fcf5ef2aSThomas Huth /* positive case: shift to the left */
884fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0);
885fcf5ef2aSThomas Huth
886fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to
887fcf5ef2aSThomas Huth correctly handle the -32 case */
888fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f);
889fcf5ef2aSThomas Huth tcg_gen_sar_i32(t2, REG(B11_8), t0);
890fcf5ef2aSThomas Huth tcg_gen_sari_i32(t2, t2, 1);
891fcf5ef2aSThomas Huth
892fcf5ef2aSThomas Huth /* select between the two cases */
893fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0);
894fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
895fcf5ef2aSThomas Huth }
896fcf5ef2aSThomas Huth return;
897fcf5ef2aSThomas Huth case 0x400d: /* shld Rm,Rn */
898fcf5ef2aSThomas Huth {
899fcf5ef2aSThomas Huth TCGv t0 = tcg_temp_new();
900fcf5ef2aSThomas Huth TCGv t1 = tcg_temp_new();
901fcf5ef2aSThomas Huth TCGv t2 = tcg_temp_new();
902fcf5ef2aSThomas Huth
903fcf5ef2aSThomas Huth tcg_gen_andi_i32(t0, REG(B7_4), 0x1f);
904fcf5ef2aSThomas Huth
905fcf5ef2aSThomas Huth /* positive case: shift to the left */
906fcf5ef2aSThomas Huth tcg_gen_shl_i32(t1, REG(B11_8), t0);
907fcf5ef2aSThomas Huth
908fcf5ef2aSThomas Huth /* negative case: shift to the right in two steps to
909fcf5ef2aSThomas Huth correctly handle the -32 case */
910fcf5ef2aSThomas Huth tcg_gen_xori_i32(t0, t0, 0x1f);
911fcf5ef2aSThomas Huth tcg_gen_shr_i32(t2, REG(B11_8), t0);
912fcf5ef2aSThomas Huth tcg_gen_shri_i32(t2, t2, 1);
913fcf5ef2aSThomas Huth
914fcf5ef2aSThomas Huth /* select between the two cases */
915fcf5ef2aSThomas Huth tcg_gen_movi_i32(t0, 0);
916fcf5ef2aSThomas Huth tcg_gen_movcond_i32(TCG_COND_GE, REG(B11_8), REG(B7_4), t0, t1, t2);
917fcf5ef2aSThomas Huth }
918fcf5ef2aSThomas Huth return;
919fcf5ef2aSThomas Huth case 0x3008: /* sub Rm,Rn */
920fcf5ef2aSThomas Huth tcg_gen_sub_i32(REG(B11_8), REG(B11_8), REG(B7_4));
921fcf5ef2aSThomas Huth return;
922fcf5ef2aSThomas Huth case 0x300a: /* subc Rm,Rn */
923fcf5ef2aSThomas Huth {
924fcf5ef2aSThomas Huth TCGv t0, t1;
925950b91beSRichard Henderson t0 = tcg_constant_tl(0);
926fcf5ef2aSThomas Huth t1 = tcg_temp_new();
927fcf5ef2aSThomas Huth tcg_gen_add2_i32(t1, cpu_sr_t, cpu_sr_t, t0, REG(B7_4), t0);
928fcf5ef2aSThomas Huth tcg_gen_sub2_i32(REG(B11_8), cpu_sr_t,
929fcf5ef2aSThomas Huth REG(B11_8), t0, t1, cpu_sr_t);
930fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, cpu_sr_t, 1);
931fcf5ef2aSThomas Huth }
932fcf5ef2aSThomas Huth return;
933fcf5ef2aSThomas Huth case 0x300b: /* subv Rm,Rn */
934fcf5ef2aSThomas Huth {
935942ba09dSPhilippe Mathieu-Daudé TCGv Rn = REG(B11_8);
936942ba09dSPhilippe Mathieu-Daudé TCGv Rm = REG(B7_4);
937942ba09dSPhilippe Mathieu-Daudé TCGv result, t1, t2;
938942ba09dSPhilippe Mathieu-Daudé
939942ba09dSPhilippe Mathieu-Daudé result = tcg_temp_new();
940fcf5ef2aSThomas Huth t1 = tcg_temp_new();
941fcf5ef2aSThomas Huth t2 = tcg_temp_new();
942942ba09dSPhilippe Mathieu-Daudé tcg_gen_sub_i32(result, Rn, Rm);
943942ba09dSPhilippe Mathieu-Daudé /* T = ((Rn ^ Rm) & (Result ^ Rn)) >> 31 */
944942ba09dSPhilippe Mathieu-Daudé tcg_gen_xor_i32(t1, result, Rn);
945942ba09dSPhilippe Mathieu-Daudé tcg_gen_xor_i32(t2, Rn, Rm);
946fcf5ef2aSThomas Huth tcg_gen_and_i32(t1, t1, t2);
947fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, t1, 31);
948942ba09dSPhilippe Mathieu-Daudé tcg_gen_mov_i32(Rn, result);
949fcf5ef2aSThomas Huth }
950fcf5ef2aSThomas Huth return;
951fcf5ef2aSThomas Huth case 0x2008: /* tst Rm,Rn */
952fcf5ef2aSThomas Huth {
953fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
954fcf5ef2aSThomas Huth tcg_gen_and_i32(val, REG(B7_4), REG(B11_8));
955fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
956fcf5ef2aSThomas Huth }
957fcf5ef2aSThomas Huth return;
958fcf5ef2aSThomas Huth case 0x200a: /* xor Rm,Rn */
959fcf5ef2aSThomas Huth tcg_gen_xor_i32(REG(B11_8), REG(B11_8), REG(B7_4));
960fcf5ef2aSThomas Huth return;
961fcf5ef2aSThomas Huth case 0xf00c: /* fmov {F,D,X}Rm,{F,D,X}Rn - FPSCR: Nothing */
962fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
963a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
964bdcb3739SRichard Henderson int xsrc = XHACK(B7_4);
965bdcb3739SRichard Henderson int xdst = XHACK(B11_8);
966bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst), FREG(xsrc));
967bdcb3739SRichard Henderson tcg_gen_mov_i32(FREG(xdst + 1), FREG(xsrc + 1));
968fcf5ef2aSThomas Huth } else {
9697c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), FREG(B7_4));
970fcf5ef2aSThomas Huth }
971fcf5ef2aSThomas Huth return;
972fcf5ef2aSThomas Huth case 0xf00a: /* fmov {F,D,X}Rm,@Rn - FPSCR: Nothing */
973fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
974a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
9754d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64();
9764d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4));
97703a0d87eSRichard Henderson tcg_gen_qemu_st_i64(fp, REG(B11_8), ctx->memidx,
97803a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN);
979fcf5ef2aSThomas Huth } else {
98003a0d87eSRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), REG(B11_8), ctx->memidx,
98103a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
982fcf5ef2aSThomas Huth }
983fcf5ef2aSThomas Huth return;
984fcf5ef2aSThomas Huth case 0xf008: /* fmov @Rm,{F,D,X}Rn - FPSCR: Nothing */
985fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
986a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
9874d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64();
98803a0d87eSRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx,
98903a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN);
9904d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8));
991fcf5ef2aSThomas Huth } else {
99203a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx,
99303a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
994fcf5ef2aSThomas Huth }
995fcf5ef2aSThomas Huth return;
996fcf5ef2aSThomas Huth case 0xf009: /* fmov @Rm+,{F,D,X}Rn - FPSCR: Nothing */
997fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
998a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
9994d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64();
100003a0d87eSRichard Henderson tcg_gen_qemu_ld_i64(fp, REG(B7_4), ctx->memidx,
100103a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN);
10024d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8));
1003fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 8);
1004fcf5ef2aSThomas Huth } else {
100503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), REG(B7_4), ctx->memidx,
100603a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1007fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B7_4), REG(B7_4), 4);
1008fcf5ef2aSThomas Huth }
1009fcf5ef2aSThomas Huth return;
1010fcf5ef2aSThomas Huth case 0xf00b: /* fmov {F,D,X}Rm,@-Rn - FPSCR: Nothing */
1011fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
10124d57fa50SRichard Henderson {
1013fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32();
1014a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
10154d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64();
10164d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4));
10174d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 8);
101803a0d87eSRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx,
101903a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN);
1020fcf5ef2aSThomas Huth } else {
10214d57fa50SRichard Henderson tcg_gen_subi_i32(addr, REG(B11_8), 4);
102203a0d87eSRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx,
102303a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1024fcf5ef2aSThomas Huth }
1025fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr);
10264d57fa50SRichard Henderson }
1027fcf5ef2aSThomas Huth return;
1028fcf5ef2aSThomas Huth case 0xf006: /* fmov @(R0,Rm),{F,D,X}Rm - FPSCR: Nothing */
1029fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1030fcf5ef2aSThomas Huth {
1031fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new_i32();
1032fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B7_4), REG(0));
1033a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
10344d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64();
103503a0d87eSRichard Henderson tcg_gen_qemu_ld_i64(fp, addr, ctx->memidx,
103603a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN);
10374d57fa50SRichard Henderson gen_store_fpr64(ctx, fp, XHACK(B11_8));
1038fcf5ef2aSThomas Huth } else {
103903a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(FREG(B11_8), addr, ctx->memidx,
104003a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1041fcf5ef2aSThomas Huth }
1042fcf5ef2aSThomas Huth }
1043fcf5ef2aSThomas Huth return;
1044fcf5ef2aSThomas Huth case 0xf007: /* fmov {F,D,X}Rn,@(R0,Rn) - FPSCR: Nothing */
1045fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1046fcf5ef2aSThomas Huth {
1047fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1048fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(B11_8), REG(0));
1049a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_SZ) {
10504d57fa50SRichard Henderson TCGv_i64 fp = tcg_temp_new_i64();
10514d57fa50SRichard Henderson gen_load_fpr64(ctx, fp, XHACK(B7_4));
105203a0d87eSRichard Henderson tcg_gen_qemu_st_i64(fp, addr, ctx->memidx,
105303a0d87eSRichard Henderson MO_TEUQ | MO_ALIGN);
1054fcf5ef2aSThomas Huth } else {
105503a0d87eSRichard Henderson tcg_gen_qemu_st_i32(FREG(B7_4), addr, ctx->memidx,
105603a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1057fcf5ef2aSThomas Huth }
1058fcf5ef2aSThomas Huth }
1059fcf5ef2aSThomas Huth return;
1060fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1061fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1062fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1063fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn - FPSCR: R[PR,Enable.O/U/I]/W[Cause,Flag] */
1064fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1065fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1066fcf5ef2aSThomas Huth {
1067fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1068a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) {
1069fcf5ef2aSThomas Huth TCGv_i64 fp0, fp1;
1070fcf5ef2aSThomas Huth
107193dc9c89SRichard Henderson if (ctx->opcode & 0x0110) {
107293dc9c89SRichard Henderson goto do_illegal;
107393dc9c89SRichard Henderson }
1074fcf5ef2aSThomas Huth fp0 = tcg_temp_new_i64();
1075fcf5ef2aSThomas Huth fp1 = tcg_temp_new_i64();
10761e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp0, B11_8);
10771e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp1, B7_4);
1078fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) {
1079fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */
1080ad75a51eSRichard Henderson gen_helper_fadd_DT(fp0, tcg_env, fp0, fp1);
1081fcf5ef2aSThomas Huth break;
1082fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */
1083ad75a51eSRichard Henderson gen_helper_fsub_DT(fp0, tcg_env, fp0, fp1);
1084fcf5ef2aSThomas Huth break;
1085fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */
1086ad75a51eSRichard Henderson gen_helper_fmul_DT(fp0, tcg_env, fp0, fp1);
1087fcf5ef2aSThomas Huth break;
1088fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */
1089ad75a51eSRichard Henderson gen_helper_fdiv_DT(fp0, tcg_env, fp0, fp1);
1090fcf5ef2aSThomas Huth break;
1091fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */
1092ad75a51eSRichard Henderson gen_helper_fcmp_eq_DT(cpu_sr_t, tcg_env, fp0, fp1);
1093fcf5ef2aSThomas Huth return;
1094fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */
1095ad75a51eSRichard Henderson gen_helper_fcmp_gt_DT(cpu_sr_t, tcg_env, fp0, fp1);
1096fcf5ef2aSThomas Huth return;
1097fcf5ef2aSThomas Huth }
10981e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp0, B11_8);
1099fcf5ef2aSThomas Huth } else {
1100fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf00f) {
1101fcf5ef2aSThomas Huth case 0xf000: /* fadd Rm,Rn */
1102ad75a51eSRichard Henderson gen_helper_fadd_FT(FREG(B11_8), tcg_env,
11037c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4));
1104fcf5ef2aSThomas Huth break;
1105fcf5ef2aSThomas Huth case 0xf001: /* fsub Rm,Rn */
1106ad75a51eSRichard Henderson gen_helper_fsub_FT(FREG(B11_8), tcg_env,
11077c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4));
1108fcf5ef2aSThomas Huth break;
1109fcf5ef2aSThomas Huth case 0xf002: /* fmul Rm,Rn */
1110ad75a51eSRichard Henderson gen_helper_fmul_FT(FREG(B11_8), tcg_env,
11117c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4));
1112fcf5ef2aSThomas Huth break;
1113fcf5ef2aSThomas Huth case 0xf003: /* fdiv Rm,Rn */
1114ad75a51eSRichard Henderson gen_helper_fdiv_FT(FREG(B11_8), tcg_env,
11157c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4));
1116fcf5ef2aSThomas Huth break;
1117fcf5ef2aSThomas Huth case 0xf004: /* fcmp/eq Rm,Rn */
1118ad75a51eSRichard Henderson gen_helper_fcmp_eq_FT(cpu_sr_t, tcg_env,
11197c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4));
1120fcf5ef2aSThomas Huth return;
1121fcf5ef2aSThomas Huth case 0xf005: /* fcmp/gt Rm,Rn */
1122ad75a51eSRichard Henderson gen_helper_fcmp_gt_FT(cpu_sr_t, tcg_env,
11237c9f7038SRichard Henderson FREG(B11_8), FREG(B7_4));
1124fcf5ef2aSThomas Huth return;
1125fcf5ef2aSThomas Huth }
1126fcf5ef2aSThomas Huth }
1127fcf5ef2aSThomas Huth }
1128fcf5ef2aSThomas Huth return;
1129fcf5ef2aSThomas Huth case 0xf00e: /* fmac FR0,RM,Rn */
1130fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
11317e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0
1132ad75a51eSRichard Henderson gen_helper_fmac_FT(FREG(B11_8), tcg_env,
11337c9f7038SRichard Henderson FREG(0), FREG(B7_4), FREG(B11_8));
1134fcf5ef2aSThomas Huth return;
1135fcf5ef2aSThomas Huth }
1136fcf5ef2aSThomas Huth
1137fcf5ef2aSThomas Huth switch (ctx->opcode & 0xff00) {
1138fcf5ef2aSThomas Huth case 0xc900: /* and #imm,R0 */
1139fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(0), REG(0), B7_0);
1140fcf5ef2aSThomas Huth return;
1141fcf5ef2aSThomas Huth case 0xcd00: /* and.b #imm,@(R0,GBR) */
1142fcf5ef2aSThomas Huth {
1143fcf5ef2aSThomas Huth TCGv addr, val;
1144fcf5ef2aSThomas Huth addr = tcg_temp_new();
1145fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1146fcf5ef2aSThomas Huth val = tcg_temp_new();
1147fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1148fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0);
1149fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1150fcf5ef2aSThomas Huth }
1151fcf5ef2aSThomas Huth return;
1152fcf5ef2aSThomas Huth case 0x8b00: /* bf label */
1153fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
11546f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, false);
1155fcf5ef2aSThomas Huth return;
1156fcf5ef2aSThomas Huth case 0x8f00: /* bf/s label */
1157fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
1158ac9707eaSAurelien Jarno tcg_gen_xori_i32(cpu_delayed_cond, cpu_sr_t, 1);
11596f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2;
1160ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT_COND;
1161fcf5ef2aSThomas Huth return;
1162fcf5ef2aSThomas Huth case 0x8900: /* bt label */
1163fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
11646f1c2af6SRichard Henderson gen_conditional_jump(ctx, ctx->base.pc_next + 4 + B7_0s * 2, true);
1165fcf5ef2aSThomas Huth return;
1166fcf5ef2aSThomas Huth case 0x8d00: /* bt/s label */
1167fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
1168ac9707eaSAurelien Jarno tcg_gen_mov_i32(cpu_delayed_cond, cpu_sr_t);
11696f1c2af6SRichard Henderson ctx->delayed_pc = ctx->base.pc_next + 4 + B7_0s * 2;
1170ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT_COND;
1171fcf5ef2aSThomas Huth return;
1172fcf5ef2aSThomas Huth case 0x8800: /* cmp/eq #imm,R0 */
1173fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(0), B7_0s);
1174fcf5ef2aSThomas Huth return;
1175fcf5ef2aSThomas Huth case 0xc400: /* mov.b @(disp,GBR),R0 */
1176fcf5ef2aSThomas Huth {
1177fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1178fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1179fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1180fcf5ef2aSThomas Huth }
1181fcf5ef2aSThomas Huth return;
1182fcf5ef2aSThomas Huth case 0xc500: /* mov.w @(disp,GBR),R0 */
1183fcf5ef2aSThomas Huth {
1184fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1185fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
118603a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESW | MO_ALIGN);
1187fcf5ef2aSThomas Huth }
1188fcf5ef2aSThomas Huth return;
1189fcf5ef2aSThomas Huth case 0xc600: /* mov.l @(disp,GBR),R0 */
1190fcf5ef2aSThomas Huth {
1191fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1192fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
119303a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_TESL | MO_ALIGN);
1194fcf5ef2aSThomas Huth }
1195fcf5ef2aSThomas Huth return;
1196fcf5ef2aSThomas Huth case 0xc000: /* mov.b R0,@(disp,GBR) */
1197fcf5ef2aSThomas Huth {
1198fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1199fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0);
1200fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1201fcf5ef2aSThomas Huth }
1202fcf5ef2aSThomas Huth return;
1203fcf5ef2aSThomas Huth case 0xc100: /* mov.w R0,@(disp,GBR) */
1204fcf5ef2aSThomas Huth {
1205fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1206fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 2);
120703a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUW | MO_ALIGN);
1208fcf5ef2aSThomas Huth }
1209fcf5ef2aSThomas Huth return;
1210fcf5ef2aSThomas Huth case 0xc200: /* mov.l R0,@(disp,GBR) */
1211fcf5ef2aSThomas Huth {
1212fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1213fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, cpu_gbr, B7_0 * 4);
121403a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_TEUL | MO_ALIGN);
1215fcf5ef2aSThomas Huth }
1216fcf5ef2aSThomas Huth return;
1217fcf5ef2aSThomas Huth case 0x8000: /* mov.b R0,@(disp,Rn) */
1218fcf5ef2aSThomas Huth {
1219fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1220fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1221fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx, MO_UB);
1222fcf5ef2aSThomas Huth }
1223fcf5ef2aSThomas Huth return;
1224fcf5ef2aSThomas Huth case 0x8100: /* mov.w R0,@(disp,Rn) */
1225fcf5ef2aSThomas Huth {
1226fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1227fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
12284da06fb3SRichard Henderson tcg_gen_qemu_st_i32(REG(0), addr, ctx->memidx,
12294da06fb3SRichard Henderson MO_TEUW | UNALIGN(ctx));
1230fcf5ef2aSThomas Huth }
1231fcf5ef2aSThomas Huth return;
1232fcf5ef2aSThomas Huth case 0x8400: /* mov.b @(disp,Rn),R0 */
1233fcf5ef2aSThomas Huth {
1234fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1235fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0);
1236fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx, MO_SB);
1237fcf5ef2aSThomas Huth }
1238fcf5ef2aSThomas Huth return;
1239fcf5ef2aSThomas Huth case 0x8500: /* mov.w @(disp,Rn),R0 */
1240fcf5ef2aSThomas Huth {
1241fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1242fcf5ef2aSThomas Huth tcg_gen_addi_i32(addr, REG(B7_4), B3_0 * 2);
12434da06fb3SRichard Henderson tcg_gen_qemu_ld_i32(REG(0), addr, ctx->memidx,
12444da06fb3SRichard Henderson MO_TESW | UNALIGN(ctx));
1245fcf5ef2aSThomas Huth }
1246fcf5ef2aSThomas Huth return;
1247fcf5ef2aSThomas Huth case 0xc700: /* mova @(disp,PC),R0 */
1248b754cb2dSZack Buhman CHECK_NOT_DELAY_SLOT
12496f1c2af6SRichard Henderson tcg_gen_movi_i32(REG(0), ((ctx->base.pc_next & 0xfffffffc) +
12506f1c2af6SRichard Henderson 4 + B7_0 * 4) & ~3);
1251fcf5ef2aSThomas Huth return;
1252fcf5ef2aSThomas Huth case 0xcb00: /* or #imm,R0 */
1253fcf5ef2aSThomas Huth tcg_gen_ori_i32(REG(0), REG(0), B7_0);
1254fcf5ef2aSThomas Huth return;
1255fcf5ef2aSThomas Huth case 0xcf00: /* or.b #imm,@(R0,GBR) */
1256fcf5ef2aSThomas Huth {
1257fcf5ef2aSThomas Huth TCGv addr, val;
1258fcf5ef2aSThomas Huth addr = tcg_temp_new();
1259fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1260fcf5ef2aSThomas Huth val = tcg_temp_new();
1261fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1262fcf5ef2aSThomas Huth tcg_gen_ori_i32(val, val, B7_0);
1263fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1264fcf5ef2aSThomas Huth }
1265fcf5ef2aSThomas Huth return;
1266fcf5ef2aSThomas Huth case 0xc300: /* trapa #imm */
1267fcf5ef2aSThomas Huth {
1268fcf5ef2aSThomas Huth TCGv imm;
1269fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
1270ac9707eaSAurelien Jarno gen_save_cpu_state(ctx, true);
1271950b91beSRichard Henderson imm = tcg_constant_i32(B7_0);
1272ad75a51eSRichard Henderson gen_helper_trapa(tcg_env, imm);
12736f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
1274fcf5ef2aSThomas Huth }
1275fcf5ef2aSThomas Huth return;
1276fcf5ef2aSThomas Huth case 0xc800: /* tst #imm,R0 */
1277fcf5ef2aSThomas Huth {
1278fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
1279fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(0), B7_0);
1280fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1281fcf5ef2aSThomas Huth }
1282fcf5ef2aSThomas Huth return;
1283fcf5ef2aSThomas Huth case 0xcc00: /* tst.b #imm,@(R0,GBR) */
1284fcf5ef2aSThomas Huth {
1285fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
1286fcf5ef2aSThomas Huth tcg_gen_add_i32(val, REG(0), cpu_gbr);
1287fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, val, ctx->memidx, MO_UB);
1288fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, B7_0);
1289fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, val, 0);
1290fcf5ef2aSThomas Huth }
1291fcf5ef2aSThomas Huth return;
1292fcf5ef2aSThomas Huth case 0xca00: /* xor #imm,R0 */
1293fcf5ef2aSThomas Huth tcg_gen_xori_i32(REG(0), REG(0), B7_0);
1294fcf5ef2aSThomas Huth return;
1295fcf5ef2aSThomas Huth case 0xce00: /* xor.b #imm,@(R0,GBR) */
1296fcf5ef2aSThomas Huth {
1297fcf5ef2aSThomas Huth TCGv addr, val;
1298fcf5ef2aSThomas Huth addr = tcg_temp_new();
1299fcf5ef2aSThomas Huth tcg_gen_add_i32(addr, REG(0), cpu_gbr);
1300fcf5ef2aSThomas Huth val = tcg_temp_new();
1301fcf5ef2aSThomas Huth tcg_gen_qemu_ld_i32(val, addr, ctx->memidx, MO_UB);
1302fcf5ef2aSThomas Huth tcg_gen_xori_i32(val, val, B7_0);
1303fcf5ef2aSThomas Huth tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_UB);
1304fcf5ef2aSThomas Huth }
1305fcf5ef2aSThomas Huth return;
1306fcf5ef2aSThomas Huth }
1307fcf5ef2aSThomas Huth
1308fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf08f) {
1309fcf5ef2aSThomas Huth case 0x408e: /* ldc Rm,Rn_BANK */
1310fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1311fcf5ef2aSThomas Huth tcg_gen_mov_i32(ALTREG(B6_4), REG(B11_8));
1312fcf5ef2aSThomas Huth return;
1313fcf5ef2aSThomas Huth case 0x4087: /* ldc.l @Rm+,Rn_BANK */
1314fcf5ef2aSThomas Huth CHECK_PRIVILEGED
131503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(ALTREG(B6_4), REG(B11_8), ctx->memidx,
131603a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
1317fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1318fcf5ef2aSThomas Huth return;
1319fcf5ef2aSThomas Huth case 0x0082: /* stc Rm_BANK,Rn */
1320fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1321fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), ALTREG(B6_4));
1322fcf5ef2aSThomas Huth return;
1323fcf5ef2aSThomas Huth case 0x4083: /* stc.l Rm_BANK,@-Rn */
1324fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1325fcf5ef2aSThomas Huth {
1326fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1327fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4);
132803a0d87eSRichard Henderson tcg_gen_qemu_st_i32(ALTREG(B6_4), addr, ctx->memidx,
132903a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1330fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr);
1331fcf5ef2aSThomas Huth }
1332fcf5ef2aSThomas Huth return;
1333fcf5ef2aSThomas Huth }
1334fcf5ef2aSThomas Huth
1335fcf5ef2aSThomas Huth switch (ctx->opcode & 0xf0ff) {
1336fcf5ef2aSThomas Huth case 0x0023: /* braf Rn */
1337fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
13386f1c2af6SRichard Henderson tcg_gen_addi_i32(cpu_delayed_pc, REG(B11_8), ctx->base.pc_next + 4);
1339ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
1340fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1;
1341fcf5ef2aSThomas Huth return;
1342fcf5ef2aSThomas Huth case 0x0003: /* bsrf Rn */
1343fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
13446f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
1345fcf5ef2aSThomas Huth tcg_gen_add_i32(cpu_delayed_pc, REG(B11_8), cpu_pr);
1346ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
1347fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1;
1348fcf5ef2aSThomas Huth return;
1349fcf5ef2aSThomas Huth case 0x4015: /* cmp/pl Rn */
1350fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GT, cpu_sr_t, REG(B11_8), 0);
1351fcf5ef2aSThomas Huth return;
1352fcf5ef2aSThomas Huth case 0x4011: /* cmp/pz Rn */
1353fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_GE, cpu_sr_t, REG(B11_8), 0);
1354fcf5ef2aSThomas Huth return;
1355fcf5ef2aSThomas Huth case 0x4010: /* dt Rn */
1356fcf5ef2aSThomas Huth tcg_gen_subi_i32(REG(B11_8), REG(B11_8), 1);
1357fcf5ef2aSThomas Huth tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, REG(B11_8), 0);
1358fcf5ef2aSThomas Huth return;
1359fcf5ef2aSThomas Huth case 0x402b: /* jmp @Rn */
1360fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
1361fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1362ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
1363fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1;
1364fcf5ef2aSThomas Huth return;
1365fcf5ef2aSThomas Huth case 0x400b: /* jsr @Rn */
1366fcf5ef2aSThomas Huth CHECK_NOT_DELAY_SLOT
13676f1c2af6SRichard Henderson tcg_gen_movi_i32(cpu_pr, ctx->base.pc_next + 4);
1368fcf5ef2aSThomas Huth tcg_gen_mov_i32(cpu_delayed_pc, REG(B11_8));
1369ab419fd8SRichard Henderson ctx->envflags |= TB_FLAG_DELAY_SLOT;
1370fcf5ef2aSThomas Huth ctx->delayed_pc = (uint32_t) - 1;
1371fcf5ef2aSThomas Huth return;
1372fcf5ef2aSThomas Huth case 0x400e: /* ldc Rm,SR */
1373fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1374fcf5ef2aSThomas Huth {
1375fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
1376fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, REG(B11_8), 0x700083f3);
1377fcf5ef2aSThomas Huth gen_write_sr(val);
13786f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
1379fcf5ef2aSThomas Huth }
1380fcf5ef2aSThomas Huth return;
1381fcf5ef2aSThomas Huth case 0x4007: /* ldc.l @Rm+,SR */
1382fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1383fcf5ef2aSThomas Huth {
1384fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
138503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx,
138603a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
1387fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, val, 0x700083f3);
1388fcf5ef2aSThomas Huth gen_write_sr(val);
1389fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
13906f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
1391fcf5ef2aSThomas Huth }
1392fcf5ef2aSThomas Huth return;
1393fcf5ef2aSThomas Huth case 0x0002: /* stc SR,Rn */
1394fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1395fcf5ef2aSThomas Huth gen_read_sr(REG(B11_8));
1396fcf5ef2aSThomas Huth return;
1397fcf5ef2aSThomas Huth case 0x4003: /* stc SR,@-Rn */
1398fcf5ef2aSThomas Huth CHECK_PRIVILEGED
1399fcf5ef2aSThomas Huth {
1400fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
1401fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
1402fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4);
1403fcf5ef2aSThomas Huth gen_read_sr(val);
140403a0d87eSRichard Henderson tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL | MO_ALIGN);
1405fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr);
1406fcf5ef2aSThomas Huth }
1407fcf5ef2aSThomas Huth return;
1408fcf5ef2aSThomas Huth #define LD(reg,ldnum,ldpnum,prechk) \
1409fcf5ef2aSThomas Huth case ldnum: \
1410fcf5ef2aSThomas Huth prechk \
1411fcf5ef2aSThomas Huth tcg_gen_mov_i32 (cpu_##reg, REG(B11_8)); \
1412fcf5ef2aSThomas Huth return; \
1413fcf5ef2aSThomas Huth case ldpnum: \
1414fcf5ef2aSThomas Huth prechk \
141503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(cpu_##reg, REG(B11_8), ctx->memidx, \
141603a0d87eSRichard Henderson MO_TESL | MO_ALIGN); \
1417fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4); \
1418fcf5ef2aSThomas Huth return;
1419fcf5ef2aSThomas Huth #define ST(reg,stnum,stpnum,prechk) \
1420fcf5ef2aSThomas Huth case stnum: \
1421fcf5ef2aSThomas Huth prechk \
1422fcf5ef2aSThomas Huth tcg_gen_mov_i32 (REG(B11_8), cpu_##reg); \
1423fcf5ef2aSThomas Huth return; \
1424fcf5ef2aSThomas Huth case stpnum: \
1425fcf5ef2aSThomas Huth prechk \
1426fcf5ef2aSThomas Huth { \
1427fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new(); \
1428fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4); \
142903a0d87eSRichard Henderson tcg_gen_qemu_st_i32(cpu_##reg, addr, ctx->memidx, \
143003a0d87eSRichard Henderson MO_TEUL | MO_ALIGN); \
1431fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr); \
1432fcf5ef2aSThomas Huth } \
1433fcf5ef2aSThomas Huth return;
1434fcf5ef2aSThomas Huth #define LDST(reg,ldnum,ldpnum,stnum,stpnum,prechk) \
1435fcf5ef2aSThomas Huth LD(reg,ldnum,ldpnum,prechk) \
1436fcf5ef2aSThomas Huth ST(reg,stnum,stpnum,prechk)
1437fcf5ef2aSThomas Huth LDST(gbr, 0x401e, 0x4017, 0x0012, 0x4013, {})
1438fcf5ef2aSThomas Huth LDST(vbr, 0x402e, 0x4027, 0x0022, 0x4023, CHECK_PRIVILEGED)
1439fcf5ef2aSThomas Huth LDST(ssr, 0x403e, 0x4037, 0x0032, 0x4033, CHECK_PRIVILEGED)
1440fcf5ef2aSThomas Huth LDST(spc, 0x404e, 0x4047, 0x0042, 0x4043, CHECK_PRIVILEGED)
1441fcf5ef2aSThomas Huth ST(sgr, 0x003a, 0x4032, CHECK_PRIVILEGED)
1442ccae24d4SRichard Henderson LD(sgr, 0x403a, 0x4036, CHECK_PRIVILEGED CHECK_SH4A)
1443fcf5ef2aSThomas Huth LDST(dbr, 0x40fa, 0x40f6, 0x00fa, 0x40f2, CHECK_PRIVILEGED)
1444fcf5ef2aSThomas Huth LDST(mach, 0x400a, 0x4006, 0x000a, 0x4002, {})
1445fcf5ef2aSThomas Huth LDST(macl, 0x401a, 0x4016, 0x001a, 0x4012, {})
1446fcf5ef2aSThomas Huth LDST(pr, 0x402a, 0x4026, 0x002a, 0x4022, {})
1447fcf5ef2aSThomas Huth LDST(fpul, 0x405a, 0x4056, 0x005a, 0x4052, {CHECK_FPU_ENABLED})
1448fcf5ef2aSThomas Huth case 0x406a: /* lds Rm,FPSCR */
1449fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1450ad75a51eSRichard Henderson gen_helper_ld_fpscr(tcg_env, REG(B11_8));
14516f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
1452fcf5ef2aSThomas Huth return;
1453fcf5ef2aSThomas Huth case 0x4066: /* lds.l @Rm+,FPSCR */
1454fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1455fcf5ef2aSThomas Huth {
1456fcf5ef2aSThomas Huth TCGv addr = tcg_temp_new();
145703a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(addr, REG(B11_8), ctx->memidx,
145803a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
1459fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1460ad75a51eSRichard Henderson gen_helper_ld_fpscr(tcg_env, addr);
14616f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_STOP;
1462fcf5ef2aSThomas Huth }
1463fcf5ef2aSThomas Huth return;
1464fcf5ef2aSThomas Huth case 0x006a: /* sts FPSCR,Rn */
1465fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1466fcf5ef2aSThomas Huth tcg_gen_andi_i32(REG(B11_8), cpu_fpscr, 0x003fffff);
1467fcf5ef2aSThomas Huth return;
1468fcf5ef2aSThomas Huth case 0x4062: /* sts FPSCR,@-Rn */
1469fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1470fcf5ef2aSThomas Huth {
1471fcf5ef2aSThomas Huth TCGv addr, val;
1472fcf5ef2aSThomas Huth val = tcg_temp_new();
1473fcf5ef2aSThomas Huth tcg_gen_andi_i32(val, cpu_fpscr, 0x003fffff);
1474fcf5ef2aSThomas Huth addr = tcg_temp_new();
1475fcf5ef2aSThomas Huth tcg_gen_subi_i32(addr, REG(B11_8), 4);
147603a0d87eSRichard Henderson tcg_gen_qemu_st_i32(val, addr, ctx->memidx, MO_TEUL | MO_ALIGN);
1477fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), addr);
1478fcf5ef2aSThomas Huth }
1479fcf5ef2aSThomas Huth return;
1480fcf5ef2aSThomas Huth case 0x00c3: /* movca.l R0,@Rm */
1481fcf5ef2aSThomas Huth {
1482fcf5ef2aSThomas Huth TCGv val = tcg_temp_new();
148303a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(val, REG(B11_8), ctx->memidx,
148403a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1485ad75a51eSRichard Henderson gen_helper_movcal(tcg_env, REG(B11_8), val);
148603a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx,
148703a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1488fcf5ef2aSThomas Huth }
1489fcf5ef2aSThomas Huth ctx->has_movcal = 1;
1490fcf5ef2aSThomas Huth return;
1491143021b2SAurelien Jarno case 0x40a9: /* movua.l @Rm,R0 */
1492ccae24d4SRichard Henderson CHECK_SH4A
1493143021b2SAurelien Jarno /* Load non-boundary-aligned data */
149434257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
149534257c21SAurelien Jarno MO_TEUL | MO_UNALN);
1496fcf5ef2aSThomas Huth return;
1497143021b2SAurelien Jarno case 0x40e9: /* movua.l @Rm+,R0 */
1498ccae24d4SRichard Henderson CHECK_SH4A
1499143021b2SAurelien Jarno /* Load non-boundary-aligned data */
150034257c21SAurelien Jarno tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
150134257c21SAurelien Jarno MO_TEUL | MO_UNALN);
1502fcf5ef2aSThomas Huth tcg_gen_addi_i32(REG(B11_8), REG(B11_8), 4);
1503fcf5ef2aSThomas Huth return;
1504fcf5ef2aSThomas Huth case 0x0029: /* movt Rn */
1505fcf5ef2aSThomas Huth tcg_gen_mov_i32(REG(B11_8), cpu_sr_t);
1506fcf5ef2aSThomas Huth return;
1507fcf5ef2aSThomas Huth case 0x0073:
1508fcf5ef2aSThomas Huth /* MOVCO.L
1509f85da308SRichard Henderson * LDST -> T
1510f85da308SRichard Henderson * If (T == 1) R0 -> (Rn)
1511f85da308SRichard Henderson * 0 -> LDST
1512f85da308SRichard Henderson *
1513f85da308SRichard Henderson * The above description doesn't work in a parallel context.
1514f85da308SRichard Henderson * Since we currently support no smp boards, this implies user-mode.
1515f85da308SRichard Henderson * But we can still support the official mechanism while user-mode
1516f85da308SRichard Henderson * is single-threaded. */
1517ccae24d4SRichard Henderson CHECK_SH4A
1518ccae24d4SRichard Henderson {
1519f85da308SRichard Henderson TCGLabel *fail = gen_new_label();
1520f85da308SRichard Henderson TCGLabel *done = gen_new_label();
1521f85da308SRichard Henderson
15226f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
1523f85da308SRichard Henderson TCGv tmp;
1524f85da308SRichard Henderson
1525f85da308SRichard Henderson tcg_gen_brcond_i32(TCG_COND_NE, REG(B11_8),
1526f85da308SRichard Henderson cpu_lock_addr, fail);
1527f85da308SRichard Henderson tmp = tcg_temp_new();
1528f85da308SRichard Henderson tcg_gen_atomic_cmpxchg_i32(tmp, REG(B11_8), cpu_lock_value,
152903a0d87eSRichard Henderson REG(0), ctx->memidx,
153003a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1531f85da308SRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, tmp, cpu_lock_value);
1532f85da308SRichard Henderson } else {
1533f85da308SRichard Henderson tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_lock_addr, -1, fail);
153403a0d87eSRichard Henderson tcg_gen_qemu_st_i32(REG(0), REG(B11_8), ctx->memidx,
153503a0d87eSRichard Henderson MO_TEUL | MO_ALIGN);
1536f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 1);
1537ccae24d4SRichard Henderson }
1538f85da308SRichard Henderson tcg_gen_br(done);
1539f85da308SRichard Henderson
1540f85da308SRichard Henderson gen_set_label(fail);
1541f85da308SRichard Henderson tcg_gen_movi_i32(cpu_sr_t, 0);
1542f85da308SRichard Henderson
1543f85da308SRichard Henderson gen_set_label(done);
1544f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, -1);
1545f85da308SRichard Henderson }
1546f85da308SRichard Henderson return;
1547fcf5ef2aSThomas Huth case 0x0063:
1548fcf5ef2aSThomas Huth /* MOVLI.L @Rm,R0
1549f85da308SRichard Henderson * 1 -> LDST
1550f85da308SRichard Henderson * (Rm) -> R0
1551f85da308SRichard Henderson * When interrupt/exception
1552f85da308SRichard Henderson * occurred 0 -> LDST
1553f85da308SRichard Henderson *
1554f85da308SRichard Henderson * In a parallel context, we must also save the loaded value
1555f85da308SRichard Henderson * for use with the cmpxchg that we'll use with movco.l. */
1556ccae24d4SRichard Henderson CHECK_SH4A
15576f1c2af6SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_PARALLEL)) {
1558f85da308SRichard Henderson TCGv tmp = tcg_temp_new();
1559f85da308SRichard Henderson tcg_gen_mov_i32(tmp, REG(B11_8));
156003a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
156103a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
1562f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_value, REG(0));
1563f85da308SRichard Henderson tcg_gen_mov_i32(cpu_lock_addr, tmp);
1564f85da308SRichard Henderson } else {
156503a0d87eSRichard Henderson tcg_gen_qemu_ld_i32(REG(0), REG(B11_8), ctx->memidx,
156603a0d87eSRichard Henderson MO_TESL | MO_ALIGN);
1567f85da308SRichard Henderson tcg_gen_movi_i32(cpu_lock_addr, 0);
1568f85da308SRichard Henderson }
1569fcf5ef2aSThomas Huth return;
1570fcf5ef2aSThomas Huth case 0x0093: /* ocbi @Rn */
1571fcf5ef2aSThomas Huth {
1572ad75a51eSRichard Henderson gen_helper_ocbi(tcg_env, REG(B11_8));
1573fcf5ef2aSThomas Huth }
1574fcf5ef2aSThomas Huth return;
1575fcf5ef2aSThomas Huth case 0x00a3: /* ocbp @Rn */
1576fcf5ef2aSThomas Huth case 0x00b3: /* ocbwb @Rn */
1577fcf5ef2aSThomas Huth /* These instructions are supposed to do nothing in case of
1578fcf5ef2aSThomas Huth a cache miss. Given that we only partially emulate caches
1579fcf5ef2aSThomas Huth it is safe to simply ignore them. */
1580fcf5ef2aSThomas Huth return;
1581fcf5ef2aSThomas Huth case 0x0083: /* pref @Rn */
1582fcf5ef2aSThomas Huth return;
1583fcf5ef2aSThomas Huth case 0x00d3: /* prefi @Rn */
1584ccae24d4SRichard Henderson CHECK_SH4A
1585fcf5ef2aSThomas Huth return;
1586fcf5ef2aSThomas Huth case 0x00e3: /* icbi @Rn */
1587ccae24d4SRichard Henderson CHECK_SH4A
1588fcf5ef2aSThomas Huth return;
1589fcf5ef2aSThomas Huth case 0x00ab: /* synco */
1590ccae24d4SRichard Henderson CHECK_SH4A
1591aa351317SAurelien Jarno tcg_gen_mb(TCG_MO_ALL | TCG_BAR_SC);
1592fcf5ef2aSThomas Huth return;
1593fcf5ef2aSThomas Huth case 0x4024: /* rotcl Rn */
1594fcf5ef2aSThomas Huth {
1595fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new();
1596fcf5ef2aSThomas Huth tcg_gen_mov_i32(tmp, cpu_sr_t);
1597fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1598fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1599fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1600fcf5ef2aSThomas Huth }
1601fcf5ef2aSThomas Huth return;
1602fcf5ef2aSThomas Huth case 0x4025: /* rotcr Rn */
1603fcf5ef2aSThomas Huth {
1604fcf5ef2aSThomas Huth TCGv tmp = tcg_temp_new();
1605fcf5ef2aSThomas Huth tcg_gen_shli_i32(tmp, cpu_sr_t, 31);
1606fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1607fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1608fcf5ef2aSThomas Huth tcg_gen_or_i32(REG(B11_8), REG(B11_8), tmp);
1609fcf5ef2aSThomas Huth }
1610fcf5ef2aSThomas Huth return;
1611fcf5ef2aSThomas Huth case 0x4004: /* rotl Rn */
1612fcf5ef2aSThomas Huth tcg_gen_rotli_i32(REG(B11_8), REG(B11_8), 1);
1613fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1614fcf5ef2aSThomas Huth return;
1615fcf5ef2aSThomas Huth case 0x4005: /* rotr Rn */
1616fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 0);
1617fcf5ef2aSThomas Huth tcg_gen_rotri_i32(REG(B11_8), REG(B11_8), 1);
1618fcf5ef2aSThomas Huth return;
1619fcf5ef2aSThomas Huth case 0x4000: /* shll Rn */
1620fcf5ef2aSThomas Huth case 0x4020: /* shal Rn */
1621fcf5ef2aSThomas Huth tcg_gen_shri_i32(cpu_sr_t, REG(B11_8), 31);
1622fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 1);
1623fcf5ef2aSThomas Huth return;
1624fcf5ef2aSThomas Huth case 0x4021: /* shar Rn */
1625fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1626fcf5ef2aSThomas Huth tcg_gen_sari_i32(REG(B11_8), REG(B11_8), 1);
1627fcf5ef2aSThomas Huth return;
1628fcf5ef2aSThomas Huth case 0x4001: /* shlr Rn */
1629fcf5ef2aSThomas Huth tcg_gen_andi_i32(cpu_sr_t, REG(B11_8), 1);
1630fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 1);
1631fcf5ef2aSThomas Huth return;
1632fcf5ef2aSThomas Huth case 0x4008: /* shll2 Rn */
1633fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 2);
1634fcf5ef2aSThomas Huth return;
1635fcf5ef2aSThomas Huth case 0x4018: /* shll8 Rn */
1636fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 8);
1637fcf5ef2aSThomas Huth return;
1638fcf5ef2aSThomas Huth case 0x4028: /* shll16 Rn */
1639fcf5ef2aSThomas Huth tcg_gen_shli_i32(REG(B11_8), REG(B11_8), 16);
1640fcf5ef2aSThomas Huth return;
1641fcf5ef2aSThomas Huth case 0x4009: /* shlr2 Rn */
1642fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 2);
1643fcf5ef2aSThomas Huth return;
1644fcf5ef2aSThomas Huth case 0x4019: /* shlr8 Rn */
1645fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 8);
1646fcf5ef2aSThomas Huth return;
1647fcf5ef2aSThomas Huth case 0x4029: /* shlr16 Rn */
1648fcf5ef2aSThomas Huth tcg_gen_shri_i32(REG(B11_8), REG(B11_8), 16);
1649fcf5ef2aSThomas Huth return;
1650fcf5ef2aSThomas Huth case 0x401b: /* tas.b @Rn */
1651d3c2b2b3SRichard Henderson tcg_gen_atomic_fetch_or_i32(cpu_sr_t, REG(B11_8),
1652d3c2b2b3SRichard Henderson tcg_constant_i32(0x80), ctx->memidx, MO_UB);
1653d3c2b2b3SRichard Henderson tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_sr_t, cpu_sr_t, 0);
1654fcf5ef2aSThomas Huth return;
1655fcf5ef2aSThomas Huth case 0xf00d: /* fsts FPUL,FRn - FPSCR: Nothing */
1656fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
16577c9f7038SRichard Henderson tcg_gen_mov_i32(FREG(B11_8), cpu_fpul);
1658fcf5ef2aSThomas Huth return;
1659fcf5ef2aSThomas Huth case 0xf01d: /* flds FRm,FPUL - FPSCR: Nothing */
1660fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
16617c9f7038SRichard Henderson tcg_gen_mov_i32(cpu_fpul, FREG(B11_8));
1662fcf5ef2aSThomas Huth return;
1663fcf5ef2aSThomas Huth case 0xf02d: /* float FPUL,FRn/DRn - FPSCR: R[PR,Enable.I]/W[Cause,Flag] */
1664fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1665a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) {
1666fcf5ef2aSThomas Huth TCGv_i64 fp;
166793dc9c89SRichard Henderson if (ctx->opcode & 0x0100) {
166893dc9c89SRichard Henderson goto do_illegal;
166993dc9c89SRichard Henderson }
1670fcf5ef2aSThomas Huth fp = tcg_temp_new_i64();
1671ad75a51eSRichard Henderson gen_helper_float_DT(fp, tcg_env, cpu_fpul);
16721e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8);
1673fcf5ef2aSThomas Huth }
1674fcf5ef2aSThomas Huth else {
1675ad75a51eSRichard Henderson gen_helper_float_FT(FREG(B11_8), tcg_env, cpu_fpul);
1676fcf5ef2aSThomas Huth }
1677fcf5ef2aSThomas Huth return;
1678fcf5ef2aSThomas Huth case 0xf03d: /* ftrc FRm/DRm,FPUL - FPSCR: R[PR,Enable.V]/W[Cause,Flag] */
1679fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1680a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) {
1681fcf5ef2aSThomas Huth TCGv_i64 fp;
168293dc9c89SRichard Henderson if (ctx->opcode & 0x0100) {
168393dc9c89SRichard Henderson goto do_illegal;
168493dc9c89SRichard Henderson }
1685fcf5ef2aSThomas Huth fp = tcg_temp_new_i64();
16861e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8);
1687ad75a51eSRichard Henderson gen_helper_ftrc_DT(cpu_fpul, tcg_env, fp);
1688fcf5ef2aSThomas Huth }
1689fcf5ef2aSThomas Huth else {
1690ad75a51eSRichard Henderson gen_helper_ftrc_FT(cpu_fpul, tcg_env, FREG(B11_8));
1691fcf5ef2aSThomas Huth }
1692fcf5ef2aSThomas Huth return;
1693fcf5ef2aSThomas Huth case 0xf04d: /* fneg FRn/DRn - FPSCR: Nothing */
1694fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
16957c9f7038SRichard Henderson tcg_gen_xori_i32(FREG(B11_8), FREG(B11_8), 0x80000000);
1696fcf5ef2aSThomas Huth return;
169757f5c1b0SAurelien Jarno case 0xf05d: /* fabs FRn/DRn - FPCSR: Nothing */
1698fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
16997c9f7038SRichard Henderson tcg_gen_andi_i32(FREG(B11_8), FREG(B11_8), 0x7fffffff);
1700fcf5ef2aSThomas Huth return;
1701fcf5ef2aSThomas Huth case 0xf06d: /* fsqrt FRn */
1702fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1703a6215749SAurelien Jarno if (ctx->tbflags & FPSCR_PR) {
170493dc9c89SRichard Henderson if (ctx->opcode & 0x0100) {
170593dc9c89SRichard Henderson goto do_illegal;
170693dc9c89SRichard Henderson }
1707fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64();
17081e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8);
1709ad75a51eSRichard Henderson gen_helper_fsqrt_DT(fp, tcg_env, fp);
17101e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8);
1711fcf5ef2aSThomas Huth } else {
1712ad75a51eSRichard Henderson gen_helper_fsqrt_FT(FREG(B11_8), tcg_env, FREG(B11_8));
1713fcf5ef2aSThomas Huth }
1714fcf5ef2aSThomas Huth return;
1715fcf5ef2aSThomas Huth case 0xf07d: /* fsrra FRn */
1716fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
171711b7aa23SRichard Henderson CHECK_FPSCR_PR_0
1718ad75a51eSRichard Henderson gen_helper_fsrra_FT(FREG(B11_8), tcg_env, FREG(B11_8));
1719fcf5ef2aSThomas Huth break;
1720fcf5ef2aSThomas Huth case 0xf08d: /* fldi0 FRn - FPSCR: R[PR] */
1721fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
17227e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0
17237c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0);
1724fcf5ef2aSThomas Huth return;
1725fcf5ef2aSThomas Huth case 0xf09d: /* fldi1 FRn - FPSCR: R[PR] */
1726fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
17277e9f7ca8SRichard Henderson CHECK_FPSCR_PR_0
17287c9f7038SRichard Henderson tcg_gen_movi_i32(FREG(B11_8), 0x3f800000);
1729fcf5ef2aSThomas Huth return;
1730fcf5ef2aSThomas Huth case 0xf0ad: /* fcnvsd FPUL,DRn */
1731fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1732fcf5ef2aSThomas Huth {
1733fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64();
1734ad75a51eSRichard Henderson gen_helper_fcnvsd_FT_DT(fp, tcg_env, cpu_fpul);
17351e0b21d8SRichard Henderson gen_store_fpr64(ctx, fp, B11_8);
1736fcf5ef2aSThomas Huth }
1737fcf5ef2aSThomas Huth return;
1738fcf5ef2aSThomas Huth case 0xf0bd: /* fcnvds DRn,FPUL */
1739fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
1740fcf5ef2aSThomas Huth {
1741fcf5ef2aSThomas Huth TCGv_i64 fp = tcg_temp_new_i64();
17421e0b21d8SRichard Henderson gen_load_fpr64(ctx, fp, B11_8);
1743ad75a51eSRichard Henderson gen_helper_fcnvds_DT_FT(cpu_fpul, tcg_env, fp);
1744fcf5ef2aSThomas Huth }
1745fcf5ef2aSThomas Huth return;
1746fcf5ef2aSThomas Huth case 0xf0ed: /* fipr FVm,FVn */
1747fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
17487e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1
17497e9f7ca8SRichard Henderson {
1750950b91beSRichard Henderson TCGv m = tcg_constant_i32((ctx->opcode >> 8) & 3);
1751950b91beSRichard Henderson TCGv n = tcg_constant_i32((ctx->opcode >> 10) & 3);
1752ad75a51eSRichard Henderson gen_helper_fipr(tcg_env, m, n);
1753fcf5ef2aSThomas Huth return;
1754fcf5ef2aSThomas Huth }
1755fcf5ef2aSThomas Huth break;
1756fcf5ef2aSThomas Huth case 0xf0fd: /* ftrv XMTRX,FVn */
1757fcf5ef2aSThomas Huth CHECK_FPU_ENABLED
17587e9f7ca8SRichard Henderson CHECK_FPSCR_PR_1
17597e9f7ca8SRichard Henderson {
17607e9f7ca8SRichard Henderson if ((ctx->opcode & 0x0300) != 0x0100) {
17617e9f7ca8SRichard Henderson goto do_illegal;
17627e9f7ca8SRichard Henderson }
1763950b91beSRichard Henderson TCGv n = tcg_constant_i32((ctx->opcode >> 10) & 3);
1764ad75a51eSRichard Henderson gen_helper_ftrv(tcg_env, n);
1765fcf5ef2aSThomas Huth return;
1766fcf5ef2aSThomas Huth }
1767fcf5ef2aSThomas Huth break;
1768fcf5ef2aSThomas Huth }
1769fcf5ef2aSThomas Huth #if 0
1770fcf5ef2aSThomas Huth fprintf(stderr, "unknown instruction 0x%04x at pc 0x%08x\n",
17716f1c2af6SRichard Henderson ctx->opcode, ctx->base.pc_next);
1772fcf5ef2aSThomas Huth fflush(stderr);
1773fcf5ef2aSThomas Huth #endif
17746b98213dSRichard Henderson do_illegal:
1775ab419fd8SRichard Henderson if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) {
1776dec16c6eSRichard Henderson do_illegal_slot:
1777dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true);
1778ad75a51eSRichard Henderson gen_helper_raise_slot_illegal_instruction(tcg_env);
1779fcf5ef2aSThomas Huth } else {
1780dec16c6eSRichard Henderson gen_save_cpu_state(ctx, true);
1781ad75a51eSRichard Henderson gen_helper_raise_illegal_instruction(tcg_env);
1782fcf5ef2aSThomas Huth }
17836f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
1784dec4f042SRichard Henderson return;
1785dec4f042SRichard Henderson
1786dec4f042SRichard Henderson do_fpu_disabled:
1787dec4f042SRichard Henderson gen_save_cpu_state(ctx, true);
1788ab419fd8SRichard Henderson if (ctx->envflags & TB_FLAG_DELAY_SLOT_MASK) {
1789ad75a51eSRichard Henderson gen_helper_raise_slot_fpu_disable(tcg_env);
1790dec4f042SRichard Henderson } else {
1791ad75a51eSRichard Henderson gen_helper_raise_fpu_disable(tcg_env);
1792dec4f042SRichard Henderson }
17936f1c2af6SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
1794dec4f042SRichard Henderson return;
1795fcf5ef2aSThomas Huth }
1796fcf5ef2aSThomas Huth
decode_opc(DisasContext * ctx)1797fcf5ef2aSThomas Huth static void decode_opc(DisasContext * ctx)
1798fcf5ef2aSThomas Huth {
1799a6215749SAurelien Jarno uint32_t old_flags = ctx->envflags;
1800fcf5ef2aSThomas Huth
1801fcf5ef2aSThomas Huth _decode_opc(ctx);
1802fcf5ef2aSThomas Huth
1803ab419fd8SRichard Henderson if (old_flags & TB_FLAG_DELAY_SLOT_MASK) {
1804fcf5ef2aSThomas Huth /* go out of the delay slot */
1805ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_DELAY_SLOT_MASK;
18064bfa602bSRichard Henderson
18074bfa602bSRichard Henderson /* When in an exclusive region, we must continue to the end
18084bfa602bSRichard Henderson for conditional branches. */
1809ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE
1810ab419fd8SRichard Henderson && old_flags & TB_FLAG_DELAY_SLOT_COND) {
18114bfa602bSRichard Henderson gen_delayed_conditional_jump(ctx);
18124bfa602bSRichard Henderson return;
18134bfa602bSRichard Henderson }
18144bfa602bSRichard Henderson /* Otherwise this is probably an invalid gUSA region.
18154bfa602bSRichard Henderson Drop the GUSA bits so the next TB doesn't see them. */
1816ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK;
18174bfa602bSRichard Henderson
1818ac9707eaSAurelien Jarno tcg_gen_movi_i32(cpu_flags, ctx->envflags);
1819ab419fd8SRichard Henderson if (old_flags & TB_FLAG_DELAY_SLOT_COND) {
1820fcf5ef2aSThomas Huth gen_delayed_conditional_jump(ctx);
1821be53081aSAurelien Jarno } else {
1822fcf5ef2aSThomas Huth gen_jump(ctx);
1823fcf5ef2aSThomas Huth }
18244bfa602bSRichard Henderson }
18254bfa602bSRichard Henderson }
1826fcf5ef2aSThomas Huth
18274bfa602bSRichard Henderson #ifdef CONFIG_USER_ONLY
18284f9ef4eeSRichard Henderson /*
18294f9ef4eeSRichard Henderson * Restart with the EXCLUSIVE bit set, within a TB run via
18304f9ef4eeSRichard Henderson * cpu_exec_step_atomic holding the exclusive lock.
18314f9ef4eeSRichard Henderson */
gen_restart_exclusive(DisasContext * ctx)18324f9ef4eeSRichard Henderson static void gen_restart_exclusive(DisasContext *ctx)
18334f9ef4eeSRichard Henderson {
18344f9ef4eeSRichard Henderson ctx->envflags |= TB_FLAG_GUSA_EXCLUSIVE;
18354f9ef4eeSRichard Henderson gen_save_cpu_state(ctx, false);
18364f9ef4eeSRichard Henderson gen_helper_exclusive(tcg_env);
18374f9ef4eeSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN;
18384f9ef4eeSRichard Henderson }
18394f9ef4eeSRichard Henderson
18404bfa602bSRichard Henderson /* For uniprocessors, SH4 uses optimistic restartable atomic sequences.
18414bfa602bSRichard Henderson Upon an interrupt, a real kernel would simply notice magic values in
18424bfa602bSRichard Henderson the registers and reset the PC to the start of the sequence.
18434bfa602bSRichard Henderson
18444bfa602bSRichard Henderson For QEMU, we cannot do this in quite the same way. Instead, we notice
18454bfa602bSRichard Henderson the normal start of such a sequence (mov #-x,r15). While we can handle
18464bfa602bSRichard Henderson any sequence via cpu_exec_step_atomic, we can recognize the "normal"
18474bfa602bSRichard Henderson sequences and transform them into atomic operations as seen by the host.
18484bfa602bSRichard Henderson */
decode_gusa(DisasContext * ctx,CPUSH4State * env)1849be0e3d7aSRichard Henderson static void decode_gusa(DisasContext *ctx, CPUSH4State *env)
18504bfa602bSRichard Henderson {
1851d6a6cffdSRichard Henderson uint16_t insns[5];
1852d6a6cffdSRichard Henderson int ld_adr, ld_dst, ld_mop;
1853d6a6cffdSRichard Henderson int op_dst, op_src, op_opc;
1854d6a6cffdSRichard Henderson int mv_src, mt_dst, st_src, st_mop;
1855d6a6cffdSRichard Henderson TCGv op_arg;
18566f1c2af6SRichard Henderson uint32_t pc = ctx->base.pc_next;
18576f1c2af6SRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base;
18584bfa602bSRichard Henderson int max_insns = (pc_end - pc) / 2;
1859d6a6cffdSRichard Henderson int i;
18604bfa602bSRichard Henderson
1861d6a6cffdSRichard Henderson /* The state machine below will consume only a few insns.
1862d6a6cffdSRichard Henderson If there are more than that in a region, fail now. */
1863d6a6cffdSRichard Henderson if (max_insns > ARRAY_SIZE(insns)) {
1864d6a6cffdSRichard Henderson goto fail;
1865d6a6cffdSRichard Henderson }
1866d6a6cffdSRichard Henderson
1867d6a6cffdSRichard Henderson /* Read all of the insns for the region. */
1868d6a6cffdSRichard Henderson for (i = 0; i < max_insns; ++i) {
18694e116893SIlya Leoshkevich insns[i] = translator_lduw(env, &ctx->base, pc + i * 2);
1870d6a6cffdSRichard Henderson }
1871d6a6cffdSRichard Henderson
1872d6a6cffdSRichard Henderson ld_adr = ld_dst = ld_mop = -1;
1873d6a6cffdSRichard Henderson mv_src = -1;
1874d6a6cffdSRichard Henderson op_dst = op_src = op_opc = -1;
1875d6a6cffdSRichard Henderson mt_dst = -1;
1876d6a6cffdSRichard Henderson st_src = st_mop = -1;
1877f764718dSRichard Henderson op_arg = NULL;
1878d6a6cffdSRichard Henderson i = 0;
1879d6a6cffdSRichard Henderson
1880d6a6cffdSRichard Henderson #define NEXT_INSN \
1881d6a6cffdSRichard Henderson do { if (i >= max_insns) goto fail; ctx->opcode = insns[i++]; } while (0)
1882d6a6cffdSRichard Henderson
1883d6a6cffdSRichard Henderson /*
1884d6a6cffdSRichard Henderson * Expect a load to begin the region.
1885d6a6cffdSRichard Henderson */
1886d6a6cffdSRichard Henderson NEXT_INSN;
1887d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) {
1888d6a6cffdSRichard Henderson case 0x6000: /* mov.b @Rm,Rn */
1889d6a6cffdSRichard Henderson ld_mop = MO_SB;
1890d6a6cffdSRichard Henderson break;
1891d6a6cffdSRichard Henderson case 0x6001: /* mov.w @Rm,Rn */
1892d6a6cffdSRichard Henderson ld_mop = MO_TESW;
1893d6a6cffdSRichard Henderson break;
1894d6a6cffdSRichard Henderson case 0x6002: /* mov.l @Rm,Rn */
1895d6a6cffdSRichard Henderson ld_mop = MO_TESL;
1896d6a6cffdSRichard Henderson break;
1897d6a6cffdSRichard Henderson default:
1898d6a6cffdSRichard Henderson goto fail;
1899d6a6cffdSRichard Henderson }
1900d6a6cffdSRichard Henderson ld_adr = B7_4;
1901d6a6cffdSRichard Henderson ld_dst = B11_8;
1902d6a6cffdSRichard Henderson if (ld_adr == ld_dst) {
1903d6a6cffdSRichard Henderson goto fail;
1904d6a6cffdSRichard Henderson }
1905d6a6cffdSRichard Henderson /* Unless we see a mov, any two-operand operation must use ld_dst. */
1906d6a6cffdSRichard Henderson op_dst = ld_dst;
1907d6a6cffdSRichard Henderson
1908d6a6cffdSRichard Henderson /*
1909d6a6cffdSRichard Henderson * Expect an optional register move.
1910d6a6cffdSRichard Henderson */
1911d6a6cffdSRichard Henderson NEXT_INSN;
1912d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) {
1913d6a6cffdSRichard Henderson case 0x6003: /* mov Rm,Rn */
191402b8e735SPhilippe Mathieu-Daudé /*
191523b5d9faSLichang Zhao * Here we want to recognize ld_dst being saved for later consumption,
191602b8e735SPhilippe Mathieu-Daudé * or for another input register being copied so that ld_dst need not
191702b8e735SPhilippe Mathieu-Daudé * be clobbered during the operation.
191802b8e735SPhilippe Mathieu-Daudé */
1919d6a6cffdSRichard Henderson op_dst = B11_8;
1920d6a6cffdSRichard Henderson mv_src = B7_4;
1921d6a6cffdSRichard Henderson if (op_dst == ld_dst) {
1922d6a6cffdSRichard Henderson /* Overwriting the load output. */
1923d6a6cffdSRichard Henderson goto fail;
1924d6a6cffdSRichard Henderson }
1925d6a6cffdSRichard Henderson if (mv_src != ld_dst) {
1926d6a6cffdSRichard Henderson /* Copying a new input; constrain op_src to match the load. */
1927d6a6cffdSRichard Henderson op_src = ld_dst;
1928d6a6cffdSRichard Henderson }
1929d6a6cffdSRichard Henderson break;
1930d6a6cffdSRichard Henderson
1931d6a6cffdSRichard Henderson default:
1932d6a6cffdSRichard Henderson /* Put back and re-examine as operation. */
1933d6a6cffdSRichard Henderson --i;
1934d6a6cffdSRichard Henderson }
1935d6a6cffdSRichard Henderson
1936d6a6cffdSRichard Henderson /*
1937d6a6cffdSRichard Henderson * Expect the operation.
1938d6a6cffdSRichard Henderson */
1939d6a6cffdSRichard Henderson NEXT_INSN;
1940d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) {
1941d6a6cffdSRichard Henderson case 0x300c: /* add Rm,Rn */
1942d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32;
1943d6a6cffdSRichard Henderson goto do_reg_op;
1944d6a6cffdSRichard Henderson case 0x2009: /* and Rm,Rn */
1945d6a6cffdSRichard Henderson op_opc = INDEX_op_and_i32;
1946d6a6cffdSRichard Henderson goto do_reg_op;
1947d6a6cffdSRichard Henderson case 0x200a: /* xor Rm,Rn */
1948d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32;
1949d6a6cffdSRichard Henderson goto do_reg_op;
1950d6a6cffdSRichard Henderson case 0x200b: /* or Rm,Rn */
1951d6a6cffdSRichard Henderson op_opc = INDEX_op_or_i32;
1952d6a6cffdSRichard Henderson do_reg_op:
1953d6a6cffdSRichard Henderson /* The operation register should be as expected, and the
1954d6a6cffdSRichard Henderson other input cannot depend on the load. */
1955d6a6cffdSRichard Henderson if (op_dst != B11_8) {
1956d6a6cffdSRichard Henderson goto fail;
1957d6a6cffdSRichard Henderson }
1958d6a6cffdSRichard Henderson if (op_src < 0) {
1959d6a6cffdSRichard Henderson /* Unconstrainted input. */
1960d6a6cffdSRichard Henderson op_src = B7_4;
1961d6a6cffdSRichard Henderson } else if (op_src == B7_4) {
1962d6a6cffdSRichard Henderson /* Constrained input matched load. All operations are
1963d6a6cffdSRichard Henderson commutative; "swap" them by "moving" the load output
1964d6a6cffdSRichard Henderson to the (implicit) first argument and the move source
1965d6a6cffdSRichard Henderson to the (explicit) second argument. */
1966d6a6cffdSRichard Henderson op_src = mv_src;
1967d6a6cffdSRichard Henderson } else {
1968d6a6cffdSRichard Henderson goto fail;
1969d6a6cffdSRichard Henderson }
1970d6a6cffdSRichard Henderson op_arg = REG(op_src);
1971d6a6cffdSRichard Henderson break;
1972d6a6cffdSRichard Henderson
1973d6a6cffdSRichard Henderson case 0x6007: /* not Rm,Rn */
1974d6a6cffdSRichard Henderson if (ld_dst != B7_4 || mv_src >= 0) {
1975d6a6cffdSRichard Henderson goto fail;
1976d6a6cffdSRichard Henderson }
1977d6a6cffdSRichard Henderson op_dst = B11_8;
1978d6a6cffdSRichard Henderson op_opc = INDEX_op_xor_i32;
1979950b91beSRichard Henderson op_arg = tcg_constant_i32(-1);
1980d6a6cffdSRichard Henderson break;
1981d6a6cffdSRichard Henderson
1982d6a6cffdSRichard Henderson case 0x7000 ... 0x700f: /* add #imm,Rn */
1983d6a6cffdSRichard Henderson if (op_dst != B11_8 || mv_src >= 0) {
1984d6a6cffdSRichard Henderson goto fail;
1985d6a6cffdSRichard Henderson }
1986d6a6cffdSRichard Henderson op_opc = INDEX_op_add_i32;
1987950b91beSRichard Henderson op_arg = tcg_constant_i32(B7_0s);
1988d6a6cffdSRichard Henderson break;
1989d6a6cffdSRichard Henderson
1990d6a6cffdSRichard Henderson case 0x3000: /* cmp/eq Rm,Rn */
1991d6a6cffdSRichard Henderson /* Looking for the middle of a compare-and-swap sequence,
1992d6a6cffdSRichard Henderson beginning with the compare. Operands can be either order,
1993d6a6cffdSRichard Henderson but with only one overlapping the load. */
1994d6a6cffdSRichard Henderson if ((ld_dst == B11_8) + (ld_dst == B7_4) != 1 || mv_src >= 0) {
1995d6a6cffdSRichard Henderson goto fail;
1996d6a6cffdSRichard Henderson }
1997d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32; /* placeholder */
1998d6a6cffdSRichard Henderson op_src = (ld_dst == B11_8 ? B7_4 : B11_8);
1999d6a6cffdSRichard Henderson op_arg = REG(op_src);
2000d6a6cffdSRichard Henderson
2001d6a6cffdSRichard Henderson NEXT_INSN;
2002d6a6cffdSRichard Henderson switch (ctx->opcode & 0xff00) {
2003d6a6cffdSRichard Henderson case 0x8b00: /* bf label */
2004d6a6cffdSRichard Henderson case 0x8f00: /* bf/s label */
2005d6a6cffdSRichard Henderson if (pc + (i + 1 + B7_0s) * 2 != pc_end) {
2006d6a6cffdSRichard Henderson goto fail;
2007d6a6cffdSRichard Henderson }
2008d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) == 0x8b00) { /* bf label */
2009d6a6cffdSRichard Henderson break;
2010d6a6cffdSRichard Henderson }
2011d6a6cffdSRichard Henderson /* We're looking to unconditionally modify Rn with the
2012d6a6cffdSRichard Henderson result of the comparison, within the delay slot of
2013d6a6cffdSRichard Henderson the branch. This is used by older gcc. */
2014d6a6cffdSRichard Henderson NEXT_INSN;
2015d6a6cffdSRichard Henderson if ((ctx->opcode & 0xf0ff) == 0x0029) { /* movt Rn */
2016d6a6cffdSRichard Henderson mt_dst = B11_8;
2017d6a6cffdSRichard Henderson } else {
2018d6a6cffdSRichard Henderson goto fail;
2019d6a6cffdSRichard Henderson }
2020d6a6cffdSRichard Henderson break;
2021d6a6cffdSRichard Henderson
2022d6a6cffdSRichard Henderson default:
2023d6a6cffdSRichard Henderson goto fail;
2024d6a6cffdSRichard Henderson }
2025d6a6cffdSRichard Henderson break;
2026d6a6cffdSRichard Henderson
2027d6a6cffdSRichard Henderson case 0x2008: /* tst Rm,Rn */
2028d6a6cffdSRichard Henderson /* Looking for a compare-and-swap against zero. */
2029d6a6cffdSRichard Henderson if (ld_dst != B11_8 || ld_dst != B7_4 || mv_src >= 0) {
2030d6a6cffdSRichard Henderson goto fail;
2031d6a6cffdSRichard Henderson }
2032d6a6cffdSRichard Henderson op_opc = INDEX_op_setcond_i32;
2033950b91beSRichard Henderson op_arg = tcg_constant_i32(0);
2034d6a6cffdSRichard Henderson
2035d6a6cffdSRichard Henderson NEXT_INSN;
2036d6a6cffdSRichard Henderson if ((ctx->opcode & 0xff00) != 0x8900 /* bt label */
2037d6a6cffdSRichard Henderson || pc + (i + 1 + B7_0s) * 2 != pc_end) {
2038d6a6cffdSRichard Henderson goto fail;
2039d6a6cffdSRichard Henderson }
2040d6a6cffdSRichard Henderson break;
2041d6a6cffdSRichard Henderson
2042d6a6cffdSRichard Henderson default:
2043d6a6cffdSRichard Henderson /* Put back and re-examine as store. */
2044d6a6cffdSRichard Henderson --i;
2045d6a6cffdSRichard Henderson }
2046d6a6cffdSRichard Henderson
2047d6a6cffdSRichard Henderson /*
2048d6a6cffdSRichard Henderson * Expect the store.
2049d6a6cffdSRichard Henderson */
2050d6a6cffdSRichard Henderson /* The store must be the last insn. */
2051d6a6cffdSRichard Henderson if (i != max_insns - 1) {
2052d6a6cffdSRichard Henderson goto fail;
2053d6a6cffdSRichard Henderson }
2054d6a6cffdSRichard Henderson NEXT_INSN;
2055d6a6cffdSRichard Henderson switch (ctx->opcode & 0xf00f) {
2056d6a6cffdSRichard Henderson case 0x2000: /* mov.b Rm,@Rn */
2057d6a6cffdSRichard Henderson st_mop = MO_UB;
2058d6a6cffdSRichard Henderson break;
2059d6a6cffdSRichard Henderson case 0x2001: /* mov.w Rm,@Rn */
2060d6a6cffdSRichard Henderson st_mop = MO_UW;
2061d6a6cffdSRichard Henderson break;
2062d6a6cffdSRichard Henderson case 0x2002: /* mov.l Rm,@Rn */
2063d6a6cffdSRichard Henderson st_mop = MO_UL;
2064d6a6cffdSRichard Henderson break;
2065d6a6cffdSRichard Henderson default:
2066d6a6cffdSRichard Henderson goto fail;
2067d6a6cffdSRichard Henderson }
2068d6a6cffdSRichard Henderson /* The store must match the load. */
2069d6a6cffdSRichard Henderson if (ld_adr != B11_8 || st_mop != (ld_mop & MO_SIZE)) {
2070d6a6cffdSRichard Henderson goto fail;
2071d6a6cffdSRichard Henderson }
2072d6a6cffdSRichard Henderson st_src = B7_4;
2073d6a6cffdSRichard Henderson
2074d6a6cffdSRichard Henderson #undef NEXT_INSN
2075d6a6cffdSRichard Henderson
2076d6a6cffdSRichard Henderson /*
2077d6a6cffdSRichard Henderson * Emit the operation.
2078d6a6cffdSRichard Henderson */
2079d6a6cffdSRichard Henderson switch (op_opc) {
2080d6a6cffdSRichard Henderson case -1:
2081d6a6cffdSRichard Henderson /* No operation found. Look for exchange pattern. */
2082d6a6cffdSRichard Henderson if (st_src == ld_dst || mv_src >= 0) {
2083d6a6cffdSRichard Henderson goto fail;
2084d6a6cffdSRichard Henderson }
2085d6a6cffdSRichard Henderson tcg_gen_atomic_xchg_i32(REG(ld_dst), REG(ld_adr), REG(st_src),
2086d6a6cffdSRichard Henderson ctx->memidx, ld_mop);
2087d6a6cffdSRichard Henderson break;
2088d6a6cffdSRichard Henderson
2089d6a6cffdSRichard Henderson case INDEX_op_add_i32:
2090d6a6cffdSRichard Henderson if (op_dst != st_src) {
2091d6a6cffdSRichard Henderson goto fail;
2092d6a6cffdSRichard Henderson }
2093d6a6cffdSRichard Henderson if (op_dst == ld_dst && st_mop == MO_UL) {
2094d6a6cffdSRichard Henderson tcg_gen_atomic_add_fetch_i32(REG(ld_dst), REG(ld_adr),
2095d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2096d6a6cffdSRichard Henderson } else {
2097d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_add_i32(REG(ld_dst), REG(ld_adr),
2098d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2099d6a6cffdSRichard Henderson if (op_dst != ld_dst) {
2100d6a6cffdSRichard Henderson /* Note that mop sizes < 4 cannot use add_fetch
2101d6a6cffdSRichard Henderson because it won't carry into the higher bits. */
2102d6a6cffdSRichard Henderson tcg_gen_add_i32(REG(op_dst), REG(ld_dst), op_arg);
2103d6a6cffdSRichard Henderson }
2104d6a6cffdSRichard Henderson }
2105d6a6cffdSRichard Henderson break;
2106d6a6cffdSRichard Henderson
2107d6a6cffdSRichard Henderson case INDEX_op_and_i32:
2108d6a6cffdSRichard Henderson if (op_dst != st_src) {
2109d6a6cffdSRichard Henderson goto fail;
2110d6a6cffdSRichard Henderson }
2111d6a6cffdSRichard Henderson if (op_dst == ld_dst) {
2112d6a6cffdSRichard Henderson tcg_gen_atomic_and_fetch_i32(REG(ld_dst), REG(ld_adr),
2113d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2114d6a6cffdSRichard Henderson } else {
2115d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_and_i32(REG(ld_dst), REG(ld_adr),
2116d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2117d6a6cffdSRichard Henderson tcg_gen_and_i32(REG(op_dst), REG(ld_dst), op_arg);
2118d6a6cffdSRichard Henderson }
2119d6a6cffdSRichard Henderson break;
2120d6a6cffdSRichard Henderson
2121d6a6cffdSRichard Henderson case INDEX_op_or_i32:
2122d6a6cffdSRichard Henderson if (op_dst != st_src) {
2123d6a6cffdSRichard Henderson goto fail;
2124d6a6cffdSRichard Henderson }
2125d6a6cffdSRichard Henderson if (op_dst == ld_dst) {
2126d6a6cffdSRichard Henderson tcg_gen_atomic_or_fetch_i32(REG(ld_dst), REG(ld_adr),
2127d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2128d6a6cffdSRichard Henderson } else {
2129d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_or_i32(REG(ld_dst), REG(ld_adr),
2130d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2131d6a6cffdSRichard Henderson tcg_gen_or_i32(REG(op_dst), REG(ld_dst), op_arg);
2132d6a6cffdSRichard Henderson }
2133d6a6cffdSRichard Henderson break;
2134d6a6cffdSRichard Henderson
2135d6a6cffdSRichard Henderson case INDEX_op_xor_i32:
2136d6a6cffdSRichard Henderson if (op_dst != st_src) {
2137d6a6cffdSRichard Henderson goto fail;
2138d6a6cffdSRichard Henderson }
2139d6a6cffdSRichard Henderson if (op_dst == ld_dst) {
2140d6a6cffdSRichard Henderson tcg_gen_atomic_xor_fetch_i32(REG(ld_dst), REG(ld_adr),
2141d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2142d6a6cffdSRichard Henderson } else {
2143d6a6cffdSRichard Henderson tcg_gen_atomic_fetch_xor_i32(REG(ld_dst), REG(ld_adr),
2144d6a6cffdSRichard Henderson op_arg, ctx->memidx, ld_mop);
2145d6a6cffdSRichard Henderson tcg_gen_xor_i32(REG(op_dst), REG(ld_dst), op_arg);
2146d6a6cffdSRichard Henderson }
2147d6a6cffdSRichard Henderson break;
2148d6a6cffdSRichard Henderson
2149d6a6cffdSRichard Henderson case INDEX_op_setcond_i32:
2150d6a6cffdSRichard Henderson if (st_src == ld_dst) {
2151d6a6cffdSRichard Henderson goto fail;
2152d6a6cffdSRichard Henderson }
2153d6a6cffdSRichard Henderson tcg_gen_atomic_cmpxchg_i32(REG(ld_dst), REG(ld_adr), op_arg,
2154d6a6cffdSRichard Henderson REG(st_src), ctx->memidx, ld_mop);
2155d6a6cffdSRichard Henderson tcg_gen_setcond_i32(TCG_COND_EQ, cpu_sr_t, REG(ld_dst), op_arg);
2156d6a6cffdSRichard Henderson if (mt_dst >= 0) {
2157d6a6cffdSRichard Henderson tcg_gen_mov_i32(REG(mt_dst), cpu_sr_t);
2158d6a6cffdSRichard Henderson }
2159d6a6cffdSRichard Henderson break;
2160d6a6cffdSRichard Henderson
2161d6a6cffdSRichard Henderson default:
2162d6a6cffdSRichard Henderson g_assert_not_reached();
2163d6a6cffdSRichard Henderson }
2164d6a6cffdSRichard Henderson
2165d6a6cffdSRichard Henderson /* The entire region has been translated. */
2166ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK;
2167e03291cdSRichard Henderson goto done;
2168d6a6cffdSRichard Henderson
2169d6a6cffdSRichard Henderson fail:
21704bfa602bSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unrecognized gUSA sequence %08x-%08x\n",
21714bfa602bSRichard Henderson pc, pc_end);
21724bfa602bSRichard Henderson
21734f9ef4eeSRichard Henderson gen_restart_exclusive(ctx);
21744bfa602bSRichard Henderson
21754bfa602bSRichard Henderson /* We're not executing an instruction, but we must report one for the
21764bfa602bSRichard Henderson purposes of accounting within the TB. We might as well report the
21776f1c2af6SRichard Henderson entire region consumed via ctx->base.pc_next so that it's immediately
21786f1c2af6SRichard Henderson available in the disassembly dump. */
2179e03291cdSRichard Henderson
2180e03291cdSRichard Henderson done:
21816f1c2af6SRichard Henderson ctx->base.pc_next = pc_end;
2182be0e3d7aSRichard Henderson ctx->base.num_insns += max_insns - 1;
2183e03291cdSRichard Henderson
2184e03291cdSRichard Henderson /*
2185e03291cdSRichard Henderson * Emit insn_start to cover each of the insns in the region.
2186e03291cdSRichard Henderson * This matches an assert in tcg.c making sure that we have
2187e03291cdSRichard Henderson * tb->icount * insn_start.
2188e03291cdSRichard Henderson */
2189e03291cdSRichard Henderson for (i = 1; i < max_insns; ++i) {
2190e03291cdSRichard Henderson tcg_gen_insn_start(pc + i * 2, ctx->envflags);
2191*ca519211SRichard Henderson ctx->base.insn_start = tcg_last_op();
2192e03291cdSRichard Henderson }
21934bfa602bSRichard Henderson }
21944bfa602bSRichard Henderson #endif
21954bfa602bSRichard Henderson
sh4_tr_init_disas_context(DisasContextBase * dcbase,CPUState * cs)2196fd1b3d38SEmilio G. Cota static void sh4_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
2197fcf5ef2aSThomas Huth {
2198fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base);
2199be0e3d7aSRichard Henderson uint32_t tbflags;
2200fd1b3d38SEmilio G. Cota int bound;
2201fcf5ef2aSThomas Huth
2202be0e3d7aSRichard Henderson ctx->tbflags = tbflags = ctx->base.tb->flags;
2203be0e3d7aSRichard Henderson ctx->envflags = tbflags & TB_FLAG_ENVFLAGS_MASK;
2204be0e3d7aSRichard Henderson ctx->memidx = (tbflags & (1u << SR_MD)) == 0 ? 1 : 0;
2205fcf5ef2aSThomas Huth /* We don't know if the delayed pc came from a dynamic or static branch,
2206fcf5ef2aSThomas Huth so assume it is a dynamic branch. */
2207fd1b3d38SEmilio G. Cota ctx->delayed_pc = -1; /* use delayed pc from env pointer */
2208795bec96SPhilippe Mathieu-Daudé ctx->features = cpu_env(cs)->features;
2209be0e3d7aSRichard Henderson ctx->has_movcal = (tbflags & TB_FLAG_PENDING_MOVCA);
2210be0e3d7aSRichard Henderson ctx->gbank = ((tbflags & (1 << SR_MD)) &&
2211be0e3d7aSRichard Henderson (tbflags & (1 << SR_RB))) * 0x10;
2212be0e3d7aSRichard Henderson ctx->fbank = tbflags & FPSCR_FR ? 0x10 : 0;
2213be0e3d7aSRichard Henderson
2214ab419fd8SRichard Henderson #ifdef CONFIG_USER_ONLY
2215ab419fd8SRichard Henderson if (tbflags & TB_FLAG_GUSA_MASK) {
2216ab419fd8SRichard Henderson /* In gUSA exclusive region. */
2217be0e3d7aSRichard Henderson uint32_t pc = ctx->base.pc_next;
2218be0e3d7aSRichard Henderson uint32_t pc_end = ctx->base.tb->cs_base;
2219ab419fd8SRichard Henderson int backup = sextract32(ctx->tbflags, TB_FLAG_GUSA_SHIFT, 8);
2220be0e3d7aSRichard Henderson int max_insns = (pc_end - pc) / 2;
2221be0e3d7aSRichard Henderson
2222be0e3d7aSRichard Henderson if (pc != pc_end + backup || max_insns < 2) {
2223be0e3d7aSRichard Henderson /* This is a malformed gUSA region. Don't do anything special,
2224be0e3d7aSRichard Henderson since the interpreter is likely to get confused. */
2225ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK;
2226ab419fd8SRichard Henderson } else if (tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
2227be0e3d7aSRichard Henderson /* Regardless of single-stepping or the end of the page,
2228be0e3d7aSRichard Henderson we must complete execution of the gUSA region while
2229be0e3d7aSRichard Henderson holding the exclusive lock. */
2230be0e3d7aSRichard Henderson ctx->base.max_insns = max_insns;
2231be0e3d7aSRichard Henderson return;
2232be0e3d7aSRichard Henderson }
2233be0e3d7aSRichard Henderson }
2234ab419fd8SRichard Henderson #endif
22354448a836SRichard Henderson
22364448a836SRichard Henderson /* Since the ISA is fixed-width, we can bound by the number
22374448a836SRichard Henderson of instructions remaining on the page. */
2238fd1b3d38SEmilio G. Cota bound = -(ctx->base.pc_next | TARGET_PAGE_MASK) / 2;
2239fd1b3d38SEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
2240fcf5ef2aSThomas Huth }
2241fcf5ef2aSThomas Huth
sh4_tr_tb_start(DisasContextBase * dcbase,CPUState * cs)2242fd1b3d38SEmilio G. Cota static void sh4_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
2243fd1b3d38SEmilio G. Cota {
2244fd1b3d38SEmilio G. Cota }
22454bfa602bSRichard Henderson
sh4_tr_insn_start(DisasContextBase * dcbase,CPUState * cs)2246fd1b3d38SEmilio G. Cota static void sh4_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
2247fd1b3d38SEmilio G. Cota {
2248fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base);
2249fcf5ef2aSThomas Huth
2250fd1b3d38SEmilio G. Cota tcg_gen_insn_start(ctx->base.pc_next, ctx->envflags);
2251fd1b3d38SEmilio G. Cota }
2252fd1b3d38SEmilio G. Cota
sh4_tr_translate_insn(DisasContextBase * dcbase,CPUState * cs)2253fd1b3d38SEmilio G. Cota static void sh4_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
2254fd1b3d38SEmilio G. Cota {
2255b77af26eSRichard Henderson CPUSH4State *env = cpu_env(cs);
2256fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base);
2257fd1b3d38SEmilio G. Cota
2258be0e3d7aSRichard Henderson #ifdef CONFIG_USER_ONLY
2259ab419fd8SRichard Henderson if (unlikely(ctx->envflags & TB_FLAG_GUSA_MASK)
2260ab419fd8SRichard Henderson && !(ctx->envflags & TB_FLAG_GUSA_EXCLUSIVE)) {
22614f9ef4eeSRichard Henderson /*
22624f9ef4eeSRichard Henderson * We're in an gUSA region, and we have not already fallen
22634f9ef4eeSRichard Henderson * back on using an exclusive region. Attempt to parse the
22644f9ef4eeSRichard Henderson * region into a single supported atomic operation. Failure
22654f9ef4eeSRichard Henderson * is handled within the parser by raising an exception to
22664f9ef4eeSRichard Henderson * retry using an exclusive region.
22674f9ef4eeSRichard Henderson *
22684f9ef4eeSRichard Henderson * Parsing the region in one block conflicts with plugins,
22694f9ef4eeSRichard Henderson * so always use exclusive mode if plugins enabled.
22704f9ef4eeSRichard Henderson */
22714f9ef4eeSRichard Henderson if (ctx->base.plugin_enabled) {
22724f9ef4eeSRichard Henderson gen_restart_exclusive(ctx);
22734f9ef4eeSRichard Henderson ctx->base.pc_next += 2;
22744f9ef4eeSRichard Henderson } else {
2275be0e3d7aSRichard Henderson decode_gusa(ctx, env);
22764f9ef4eeSRichard Henderson }
2277be0e3d7aSRichard Henderson return;
2278be0e3d7aSRichard Henderson }
2279be0e3d7aSRichard Henderson #endif
2280be0e3d7aSRichard Henderson
22814e116893SIlya Leoshkevich ctx->opcode = translator_lduw(env, &ctx->base, ctx->base.pc_next);
2282fd1b3d38SEmilio G. Cota decode_opc(ctx);
2283fd1b3d38SEmilio G. Cota ctx->base.pc_next += 2;
2284fcf5ef2aSThomas Huth }
2285fcf5ef2aSThomas Huth
sh4_tr_tb_stop(DisasContextBase * dcbase,CPUState * cs)2286fd1b3d38SEmilio G. Cota static void sh4_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
2287fd1b3d38SEmilio G. Cota {
2288fd1b3d38SEmilio G. Cota DisasContext *ctx = container_of(dcbase, DisasContext, base);
22894bfa602bSRichard Henderson
2290ab419fd8SRichard Henderson if (ctx->tbflags & TB_FLAG_GUSA_EXCLUSIVE) {
22914bfa602bSRichard Henderson /* Ending the region of exclusivity. Clear the bits. */
2292ab419fd8SRichard Henderson ctx->envflags &= ~TB_FLAG_GUSA_MASK;
22934bfa602bSRichard Henderson }
22944bfa602bSRichard Henderson
2295fd1b3d38SEmilio G. Cota switch (ctx->base.is_jmp) {
22964834871bSRichard Henderson case DISAS_STOP:
2297fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, true);
229807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0);
22990fc37a8bSAurelien Jarno break;
23004834871bSRichard Henderson case DISAS_NEXT:
2301fd1b3d38SEmilio G. Cota case DISAS_TOO_MANY:
2302fd1b3d38SEmilio G. Cota gen_save_cpu_state(ctx, false);
2303fd1b3d38SEmilio G. Cota gen_goto_tb(ctx, 0, ctx->base.pc_next);
2304fcf5ef2aSThomas Huth break;
23054834871bSRichard Henderson case DISAS_NORETURN:
2306fcf5ef2aSThomas Huth break;
23074834871bSRichard Henderson default:
23084834871bSRichard Henderson g_assert_not_reached();
2309fcf5ef2aSThomas Huth }
2310fcf5ef2aSThomas Huth }
2311fd1b3d38SEmilio G. Cota
2312fd1b3d38SEmilio G. Cota static const TranslatorOps sh4_tr_ops = {
2313fd1b3d38SEmilio G. Cota .init_disas_context = sh4_tr_init_disas_context,
2314fd1b3d38SEmilio G. Cota .tb_start = sh4_tr_tb_start,
2315fd1b3d38SEmilio G. Cota .insn_start = sh4_tr_insn_start,
2316fd1b3d38SEmilio G. Cota .translate_insn = sh4_tr_translate_insn,
2317fd1b3d38SEmilio G. Cota .tb_stop = sh4_tr_tb_stop,
2318fd1b3d38SEmilio G. Cota };
2319fd1b3d38SEmilio G. Cota
gen_intermediate_code(CPUState * cs,TranslationBlock * tb,int * max_insns,vaddr pc,void * host_pc)2320597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
232132f0c394SAnton Johansson vaddr pc, void *host_pc)
2322fd1b3d38SEmilio G. Cota {
2323fd1b3d38SEmilio G. Cota DisasContext ctx;
2324fd1b3d38SEmilio G. Cota
2325306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &sh4_tr_ops, &ctx.base);
2326fcf5ef2aSThomas Huth }
2327