/openbmc/linux/drivers/clk/ux500/ |
H A D | clk-sysctrl.c | 27 u8 reg_mask[SYSCTRL_MAX_NUM_PARENTS]; member 40 ret = ab8500_sysctrl_write(clk->reg_sel[0], clk->reg_mask[0], in clk_sysctrl_prepare() 53 if (ab8500_sysctrl_clear(clk->reg_sel[0], clk->reg_mask[0])) in clk_sysctrl_unprepare() 73 clk->reg_mask[old_index]); in clk_sysctrl_set_parent() 80 clk->reg_mask[index], in clk_sysctrl_set_parent() 85 clk->reg_mask[old_index], in clk_sysctrl_set_parent() 123 u8 *reg_mask, in clk_reg_sysctrl() argument 150 clk->reg_mask[0] = reg_mask[0]; in clk_reg_sysctrl() 156 clk->reg_mask[i] = reg_mask[i]; in clk_reg_sysctrl() 182 u8 reg_mask, in clk_reg_sysctrl_gate() argument [all …]
|
H A D | clk.h | 72 u8 reg_mask, 81 u8 reg_mask, 92 u8 *reg_mask,
|
/openbmc/linux/drivers/power/reset/ |
H A D | atc260x-poweroff.c | 29 uint reg_mask, reg_val; in atc2603c_do_poweroff() local 48 reg_mask = ATC2603C_PMU_SYS_CTL3_EN_S2 | ATC2603C_PMU_SYS_CTL3_EN_S3; in atc2603c_do_poweroff() 50 ret = regmap_update_bits(pwrc->regmap, ATC2603C_PMU_SYS_CTL3, reg_mask, in atc2603c_do_poweroff() 58 reg_mask = restart ? ATC2603C_PMU_SYS_CTL0_RESTART_EN in atc2603c_do_poweroff() 64 reg_mask, reg_val); in atc2603c_do_poweroff() 80 uint reg_mask, reg_val; in atc2609a_do_poweroff() local 99 reg_mask = ATC2609A_PMU_SYS_CTL3_EN_S2 | ATC2609A_PMU_SYS_CTL3_EN_S3; in atc2609a_do_poweroff() 101 ret = regmap_update_bits(pwrc->regmap, ATC2609A_PMU_SYS_CTL3, reg_mask, in atc2609a_do_poweroff() 109 reg_mask = restart ? ATC2609A_PMU_SYS_CTL0_RESTART_EN in atc2609a_do_poweroff() 115 reg_mask, reg_val); in atc2609a_do_poweroff()
|
/openbmc/linux/drivers/irqchip/ |
H A D | irq-mmp.c | 43 void __iomem *reg_mask; member 86 r = readl_relaxed(data->reg_mask) | (1 << hwirq); in icu_mask_ack_irq() 87 writel_relaxed(r, data->reg_mask); in icu_mask_ack_irq() 115 r = readl_relaxed(data->reg_mask) | (1 << hwirq); in icu_mask_irq() 116 writel_relaxed(r, data->reg_mask); in icu_mask_irq() 134 r = readl_relaxed(data->reg_mask) & ~(1 << hwirq); in icu_unmask_irq() 135 writel_relaxed(r, data->reg_mask); in icu_unmask_irq() 169 mask = readl_relaxed(data->reg_mask); in icu_mux_irq_demux() 388 icu_data[i].reg_mask = mmp_icu_base + reg[2]; in mmp2_mux_of_init()
|
/openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_init.h | 569 } reg_mask; /* Register mask (all valid bits) */ member 695 return bnx2x_blocks_parity_data[idx].reg_mask.e1; in bnx2x_parity_reg_mask() 697 return bnx2x_blocks_parity_data[idx].reg_mask.e1h; in bnx2x_parity_reg_mask() 699 return bnx2x_blocks_parity_data[idx].reg_mask.e2; in bnx2x_parity_reg_mask() 701 return bnx2x_blocks_parity_data[idx].reg_mask.e3; in bnx2x_parity_reg_mask() 741 u32 reg_mask = bnx2x_parity_reg_mask(bp, i); in bnx2x_clear_blocks_parity() local 743 if (reg_mask) { in bnx2x_clear_blocks_parity() 746 if (reg_val & reg_mask) in bnx2x_clear_blocks_parity() 750 reg_val & reg_mask); in bnx2x_clear_blocks_parity() 774 u32 reg_mask = bnx2x_parity_reg_mask(bp, i); in bnx2x_enable_blocks_parity() local [all …]
|
/openbmc/linux/drivers/gpio/ |
H A D | gpio-htc-egpio.c | 38 int reg_mask; member 192 reg, (egpio->cached_values >> shift) & ei->reg_mask); in egpio_set() 199 egpio_writew((egpio->cached_values >> shift) & ei->reg_mask, ei, reg); in egpio_set() 245 if (!((egpio->is_out >> shift) & ei->reg_mask)) in egpio_write_cache() 249 (egpio->cached_values >> shift) & ei->reg_mask, in egpio_write_cache() 253 & ei->reg_mask, ei, reg); in egpio_write_cache() 301 ei->reg_mask = (1 << pdata->reg_width) - 1; in egpio_probe()
|
/openbmc/linux/drivers/pci/controller/dwc/ |
H A D | pcie-al.c | 126 u8 reg_mask; member 225 unsigned int busnr_reg = busnr & target_bus_cfg->reg_mask; in al_pcie_conf_addr_map_bus() 233 target_bus_cfg->reg_mask); in al_pcie_conf_addr_map_bus() 274 target_bus_cfg->reg_mask = ~target_bus_cfg->ecam_mask; in al_pcie_config_prepare() 275 target_bus_cfg->reg_val = bus->start & target_bus_cfg->reg_mask; in al_pcie_config_prepare() 278 target_bus_cfg->reg_mask); in al_pcie_config_prepare()
|
/openbmc/u-boot/drivers/pinctrl/mvebu/ |
H A D | pinctrl-armada-37xx.c | 68 u32 reg_mask; member 105 .reg_mask = _mask, \ 115 .reg_mask = _mask, \ 125 .reg_mask = _mask, \ 135 .reg_mask = _mask, \ 146 .reg_mask = _mask, \ 272 unsigned int mask = grp->reg_mask; in armada_37xx_pmx_set_by_name()
|
/openbmc/linux/drivers/net/ethernet/stmicro/stmmac/ |
H A D | stmmac_mdio.c | 288 value |= (phyreg << priv->hw->mii.reg_shift) & priv->hw->mii.reg_mask; in stmmac_mdio_read_c22() 328 value |= (phyreg << priv->hw->mii.reg_shift) & priv->hw->mii.reg_mask; in stmmac_mdio_read_c45() 333 value &= ~priv->hw->mii.reg_mask; in stmmac_mdio_read_c45() 334 value |= (devad << priv->hw->mii.reg_shift) & priv->hw->mii.reg_mask; in stmmac_mdio_read_c45() 387 value |= (phyreg << priv->hw->mii.reg_shift) & priv->hw->mii.reg_mask; in stmmac_mdio_write_c22() 428 value |= (phyreg << priv->hw->mii.reg_shift) & priv->hw->mii.reg_mask; in stmmac_mdio_write_c45() 435 value &= ~priv->hw->mii.reg_mask; in stmmac_mdio_write_c45() 436 value |= (devad << priv->hw->mii.reg_shift) & priv->hw->mii.reg_mask; in stmmac_mdio_write_c45()
|
H A D | common.h | 579 unsigned int reg_mask; /* MII reg mask */ member 612 u32 reg_mask; member
|
/openbmc/linux/drivers/memory/ |
H A D | stm32-fmc2-ebi.c | 169 u32 reg_mask; member 389 regmap_update_bits(ebi->regmap, reg, prop->reg_mask, in stm32_fmc2_ebi_set_bit_field() 390 setup ? prop->reg_mask : 0); in stm32_fmc2_ebi_set_bit_field() 773 .reg_mask = FMC2_BCR1_CCLKEN, 781 .reg_mask = FMC2_BCR_MUXEN, 794 .reg_mask = FMC2_BCR_WAITPOL, 801 .reg_mask = FMC2_BCR_WAITCFG, 809 .reg_mask = FMC2_BCR_WAITEN, 817 .reg_mask = FMC2_BCR_ASYNCWAIT,
|
/openbmc/linux/drivers/pinctrl/ti/ |
H A D | pinctrl-ti-iodelay.c | 219 u32 reg_mask, reg_val, tmp_val; in ti_iodelay_pinconf_set() local 238 reg_mask = reg->signature_mask; in ti_iodelay_pinconf_set() 241 reg_mask |= reg->binary_data_coarse_mask; in ti_iodelay_pinconf_set() 250 reg_mask |= reg->binary_data_fine_mask; in ti_iodelay_pinconf_set() 265 reg_mask |= reg->lock_mask; in ti_iodelay_pinconf_set() 267 r = regmap_update_bits(iod->regmap, cfg->offset, reg_mask, reg_val); in ti_iodelay_pinconf_set()
|
/openbmc/linux/drivers/net/phy/ |
H A D | nxp-tja11xx.c | 291 u16 reg_mask, reg_val; in tja11xx_config_init() local 304 reg_mask = MII_CFG1_AUTO_OP | MII_CFG1_LED_MODE_MASK | in tja11xx_config_init() 309 reg_mask |= MII_CFG1_INTERFACE_MODE_MASK; in tja11xx_config_init() 315 ret = phy_modify(phydev, MII_CFG1, reg_mask, reg_val); in tja11xx_config_init() 320 reg_mask = MII_CFG1_INTERFACE_MODE_MASK; in tja11xx_config_init() 326 ret = phy_modify(phydev, MII_CFG1, reg_mask, reg_val); in tja11xx_config_init()
|
/openbmc/linux/drivers/pmdomain/qcom/ |
H A D | cpr.c | 462 u32 val, error_steps, reg_mask; in cpr_scale() local 498 reg_mask = RBCPR_CTL_UP_THRESHOLD_MASK; in cpr_scale() 499 reg_mask <<= RBCPR_CTL_UP_THRESHOLD_SHIFT; in cpr_scale() 500 val = reg_mask; in cpr_scale() 501 cpr_ctl_modify(drv, reg_mask, val); in cpr_scale() 535 reg_mask = RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN; in cpr_scale() 538 cpr_ctl_modify(drv, reg_mask, val); in cpr_scale() 567 reg_mask = RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN; in cpr_scale() 571 reg_mask = RBCPR_CTL_UP_THRESHOLD_MASK; in cpr_scale() 572 reg_mask <<= RBCPR_CTL_UP_THRESHOLD_SHIFT; in cpr_scale() [all …]
|
/openbmc/linux/drivers/pinctrl/samsung/ |
H A D | pinctrl-exynos.c | 55 unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset; in exynos_irq_mask() local 61 mask = readl(bank->eint_base + reg_mask); in exynos_irq_mask() 63 writel(mask, bank->eint_base + reg_mask); in exynos_irq_mask() 83 unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset; in exynos_irq_unmask() local 100 mask = readl(bank->eint_base + reg_mask); in exynos_irq_unmask() 102 writel(mask, bank->eint_base + reg_mask); in exynos_irq_unmask()
|
/openbmc/linux/drivers/soundwire/ |
H A D | amd_manager.c | 35 val |= amd_manager->reg_mask->sw_pad_enable_mask; in amd_enable_sdw_pads() 40 sw_pad_pulldown_val &= amd_manager->reg_mask->sw_pad_pulldown_mask; in amd_enable_sdw_pads() 105 struct sdw_manager_reg_mask *reg_mask = amd_manager->reg_mask; in amd_enable_sdw_interrupts() local 110 val |= reg_mask->acp_sdw_intr_mask; in amd_enable_sdw_interrupts() 123 struct sdw_manager_reg_mask *reg_mask = amd_manager->reg_mask; in amd_disable_sdw_interrupts() local 128 val &= ~reg_mask->acp_sdw_intr_mask; in amd_disable_sdw_interrupts() 964 amd_manager->reg_mask = &sdw_manager_reg_mask_array[amd_manager->instance]; in amd_sdw_manager_probe()
|
/openbmc/linux/include/linux/soundwire/ |
H A D | sdw_amd.h | 86 struct sdw_manager_reg_mask *reg_mask; member
|
/openbmc/linux/include/sound/ |
H A D | pcm_oss.h | 72 unsigned int reg_mask; member
|
/openbmc/linux/drivers/pinctrl/mvebu/ |
H A D | pinctrl-armada-37xx.c | 64 u32 reg_mask; member 118 .reg_mask = 0, \ 128 .reg_mask = _mask, \ 138 .reg_mask = _mask, \ 148 .reg_mask = _mask, \ 159 .reg_mask = _mask, \ 350 unsigned int mask = grp->reg_mask; in armada_37xx_pmx_set_by_name()
|
/openbmc/u-boot/drivers/ddr/marvell/a38x/ |
H A D | ddr3_training_ip_def.h | 157 unsigned int reg_mask; member
|
H A D | ddr3_training_ip_flow.h | 78 u32 reg_addr, u32 data_value, u32 reg_mask);
|
/openbmc/linux/drivers/media/i2c/ |
H A D | mt9m111.c | 142 #define reg_mask(reg, val, mask) mt9m111_reg_mask(client, MT9M111_##reg, \ macro 225 unsigned int reg_mask; member 260 .reg_mask = MT9M111_RM_PWR_MASK | MT9M111_RM_SKIP2_MASK, 269 .reg_mask = MT9M111_RM_PWR_MASK | MT9M111_RM_SKIP2_MASK, 279 .reg_mask = MT9M111_RM_PWR_MASK | MT9M111_RM_SKIP2_MASK, 945 mt9m111->current_mode->reg_mask); in mt9m111_restore_state()
|
/openbmc/linux/drivers/phy/broadcom/ |
H A D | phy-bcm-ns2-usbdrd.c | 78 static inline int pll_lock_stat(u32 usb_reg, int reg_mask, in pll_lock_stat() argument 84 val, (val & reg_mask), 1, in pll_lock_stat()
|
/openbmc/linux/drivers/video/fbdev/via/ |
H A D | hw.c | 968 int reg_mask; in viafb_load_reg() local 977 reg_mask = 0; in viafb_load_reg() 986 reg_mask = reg_mask | (BIT0 << j); in viafb_load_reg() 993 viafb_write_reg_mask(cr_index, VIACR, data, reg_mask); in viafb_load_reg() 995 viafb_write_reg_mask(cr_index, VIASR, data, reg_mask); in viafb_load_reg()
|
/openbmc/qemu/target/hexagon/ |
H A D | genptr.c | 60 target_ulong reg_mask) in gen_masked_reg_write() argument 62 if (reg_mask) { in gen_masked_reg_write() 66 tcg_gen_andi_tl(new_val, new_val, ~reg_mask); in gen_masked_reg_write() 67 tcg_gen_andi_tl(tmp, cur_val, reg_mask); in gen_masked_reg_write() 99 const target_ulong reg_mask = reg_immut_masks[rnum]; in gen_log_reg_write() local 101 gen_masked_reg_write(val, hex_gpr[rnum], reg_mask); in gen_log_reg_write()
|