xref: /openbmc/u-boot/drivers/pinctrl/mvebu/pinctrl-armada-37xx.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
208718066SGregory CLEMENT /*
308718066SGregory CLEMENT  * U-Boot Marvell 37xx SoC pinctrl driver
408718066SGregory CLEMENT  *
508718066SGregory CLEMENT  * Copyright (C) 2017 Stefan Roese <sr@denx.de>
608718066SGregory CLEMENT  *
708718066SGregory CLEMENT  * This driver is based on the Linux driver version, which is:
808718066SGregory CLEMENT  * Copyright (C) 2017 Marvell
908718066SGregory CLEMENT  * Gregory CLEMENT <gregory.clement@free-electrons.com>
1008718066SGregory CLEMENT  *
1108718066SGregory CLEMENT  * Additionally parts are derived from the Meson U-Boot pinctrl driver,
1208718066SGregory CLEMENT  * which is:
1308718066SGregory CLEMENT  * (C) Copyright 2016 - Beniamino Galvani <b.galvani@gmail.com>
1408718066SGregory CLEMENT  * Based on code from Linux kernel:
1508718066SGregory CLEMENT  * Copyright (C) 2016 Endless Mobile, Inc.
1608718066SGregory CLEMENT  * https://spdx.org/licenses
1708718066SGregory CLEMENT  */
1808718066SGregory CLEMENT 
1908718066SGregory CLEMENT #include <common.h>
2008718066SGregory CLEMENT #include <config.h>
2108718066SGregory CLEMENT #include <dm.h>
22d2d92bd7SGregory CLEMENT #include <dm/device-internal.h>
23d2d92bd7SGregory CLEMENT #include <dm/lists.h>
2408718066SGregory CLEMENT #include <dm/pinctrl.h>
2508718066SGregory CLEMENT #include <dm/root.h>
2608718066SGregory CLEMENT #include <errno.h>
2708718066SGregory CLEMENT #include <fdtdec.h>
2808718066SGregory CLEMENT #include <regmap.h>
29d2d92bd7SGregory CLEMENT #include <asm/gpio.h>
3008718066SGregory CLEMENT #include <asm/system.h>
3108718066SGregory CLEMENT #include <asm/io.h>
3208718066SGregory CLEMENT 
3308718066SGregory CLEMENT DECLARE_GLOBAL_DATA_PTR;
3408718066SGregory CLEMENT 
3508718066SGregory CLEMENT #define OUTPUT_EN	0x0
36d2d92bd7SGregory CLEMENT #define INPUT_VAL	0x10
37d2d92bd7SGregory CLEMENT #define OUTPUT_VAL	0x18
3808718066SGregory CLEMENT #define OUTPUT_CTL	0x20
3908718066SGregory CLEMENT #define SELECTION	0x30
4008718066SGregory CLEMENT 
4108718066SGregory CLEMENT #define IRQ_EN		0x0
4208718066SGregory CLEMENT #define IRQ_POL		0x08
4308718066SGregory CLEMENT #define IRQ_STATUS	0x10
4408718066SGregory CLEMENT #define IRQ_WKUP	0x18
4508718066SGregory CLEMENT 
4623626cacSKen Ma #define NB_FUNCS 3
4708718066SGregory CLEMENT #define GPIO_PER_REG	32
4808718066SGregory CLEMENT 
4908718066SGregory CLEMENT /**
5008718066SGregory CLEMENT  * struct armada_37xx_pin_group: represents group of pins of a pinmux function.
5108718066SGregory CLEMENT  * The pins of a pinmux groups are composed of one or two groups of contiguous
5208718066SGregory CLEMENT  * pins.
5308718066SGregory CLEMENT  * @name:	Name of the pin group, used to lookup the group.
5408718066SGregory CLEMENT  * @start_pins:	Index of the first pin of the main range of pins belonging to
5508718066SGregory CLEMENT  *		the group
5608718066SGregory CLEMENT  * @npins:	Number of pins included in the first range
5708718066SGregory CLEMENT  * @reg_mask:	Bit mask matching the group in the selection register
5808718066SGregory CLEMENT  * @extra_pins:	Index of the first pin of the optional second range of pins
5908718066SGregory CLEMENT  *		belonging to the group
6008718066SGregory CLEMENT  * @npins:	Number of pins included in the second optional range
6108718066SGregory CLEMENT  * @funcs:	A list of pinmux functions that can be selected for this group.
6208718066SGregory CLEMENT  * @pins:	List of the pins included in the group
6308718066SGregory CLEMENT  */
6408718066SGregory CLEMENT struct armada_37xx_pin_group {
6508718066SGregory CLEMENT 	const char	*name;
6608718066SGregory CLEMENT 	unsigned int	start_pin;
6708718066SGregory CLEMENT 	unsigned int	npins;
6808718066SGregory CLEMENT 	u32		reg_mask;
6908718066SGregory CLEMENT 	u32		val[NB_FUNCS];
7008718066SGregory CLEMENT 	unsigned int	extra_pin;
7108718066SGregory CLEMENT 	unsigned int	extra_npins;
7208718066SGregory CLEMENT 	const char	*funcs[NB_FUNCS];
7308718066SGregory CLEMENT 	unsigned int	*pins;
7408718066SGregory CLEMENT };
7508718066SGregory CLEMENT 
7608718066SGregory CLEMENT struct armada_37xx_pin_data {
7708718066SGregory CLEMENT 	u8				nr_pins;
7808718066SGregory CLEMENT 	char				*name;
7908718066SGregory CLEMENT 	struct armada_37xx_pin_group	*groups;
8008718066SGregory CLEMENT 	int				ngroups;
8108718066SGregory CLEMENT };
8208718066SGregory CLEMENT 
8308718066SGregory CLEMENT struct armada_37xx_pmx_func {
8408718066SGregory CLEMENT 	const char		*name;
8508718066SGregory CLEMENT 	const char		**groups;
8608718066SGregory CLEMENT 	unsigned int		ngroups;
8708718066SGregory CLEMENT };
8808718066SGregory CLEMENT 
8908718066SGregory CLEMENT struct armada_37xx_pinctrl {
9008718066SGregory CLEMENT 	void __iomem			*base;
9108718066SGregory CLEMENT 	const struct armada_37xx_pin_data	*data;
9208718066SGregory CLEMENT 	struct udevice			*dev;
9308718066SGregory CLEMENT 	struct pinctrl_dev		*pctl_dev;
9408718066SGregory CLEMENT 	struct armada_37xx_pin_group	*groups;
9508718066SGregory CLEMENT 	unsigned int			ngroups;
9608718066SGregory CLEMENT 	struct armada_37xx_pmx_func	*funcs;
9708718066SGregory CLEMENT 	unsigned int			nfuncs;
9808718066SGregory CLEMENT };
9908718066SGregory CLEMENT 
10008718066SGregory CLEMENT #define PIN_GRP(_name, _start, _nr, _mask, _func1, _func2)	\
10108718066SGregory CLEMENT 	{					\
10208718066SGregory CLEMENT 		.name = _name,			\
10308718066SGregory CLEMENT 		.start_pin = _start,		\
10408718066SGregory CLEMENT 		.npins = _nr,			\
10508718066SGregory CLEMENT 		.reg_mask = _mask,		\
10608718066SGregory CLEMENT 		.val = {0, _mask},		\
10708718066SGregory CLEMENT 		.funcs = {_func1, _func2}	\
10808718066SGregory CLEMENT 	}
10908718066SGregory CLEMENT 
11008718066SGregory CLEMENT #define PIN_GRP_GPIO(_name, _start, _nr, _mask, _func1)	\
11108718066SGregory CLEMENT 	{					\
11208718066SGregory CLEMENT 		.name = _name,			\
11308718066SGregory CLEMENT 		.start_pin = _start,		\
11408718066SGregory CLEMENT 		.npins = _nr,			\
11508718066SGregory CLEMENT 		.reg_mask = _mask,		\
11608718066SGregory CLEMENT 		.val = {0, _mask},		\
11708718066SGregory CLEMENT 		.funcs = {_func1, "gpio"}	\
11808718066SGregory CLEMENT 	}
11908718066SGregory CLEMENT 
12008718066SGregory CLEMENT #define PIN_GRP_GPIO_2(_name, _start, _nr, _mask, _val1, _val2, _func1)   \
12108718066SGregory CLEMENT 	{					\
12208718066SGregory CLEMENT 		.name = _name,			\
12308718066SGregory CLEMENT 		.start_pin = _start,		\
12408718066SGregory CLEMENT 		.npins = _nr,			\
12508718066SGregory CLEMENT 		.reg_mask = _mask,		\
12608718066SGregory CLEMENT 		.val = {_val1, _val2},		\
12708718066SGregory CLEMENT 		.funcs = {_func1, "gpio"}	\
12808718066SGregory CLEMENT 	}
12908718066SGregory CLEMENT 
13023626cacSKen Ma #define PIN_GRP_GPIO_3(_name, _start, _nr, _mask, _v1, _v2, _v3, _f1, _f2) \
13123626cacSKen Ma 	{					\
13223626cacSKen Ma 		.name = _name,			\
13323626cacSKen Ma 		.start_pin = _start,		\
13423626cacSKen Ma 		.npins = _nr,			\
13523626cacSKen Ma 		.reg_mask = _mask,		\
13623626cacSKen Ma 		.val = {_v1, _v2, _v3},	\
13723626cacSKen Ma 		.funcs = {_f1, _f2, "gpio"}	\
13823626cacSKen Ma 	}
13923626cacSKen Ma 
14008718066SGregory CLEMENT #define PIN_GRP_EXTRA(_name, _start, _nr, _mask, _v1, _v2, _start2, _nr2, \
14108718066SGregory CLEMENT 		      _f1, _f2)				\
14208718066SGregory CLEMENT 	{						\
14308718066SGregory CLEMENT 		.name = _name,				\
14408718066SGregory CLEMENT 		.start_pin = _start,			\
14508718066SGregory CLEMENT 		.npins = _nr,				\
14608718066SGregory CLEMENT 		.reg_mask = _mask,			\
14708718066SGregory CLEMENT 		.val = {_v1, _v2},			\
14808718066SGregory CLEMENT 		.extra_pin = _start2,			\
14908718066SGregory CLEMENT 		.extra_npins = _nr2,			\
15008718066SGregory CLEMENT 		.funcs = {_f1, _f2}			\
15108718066SGregory CLEMENT 	}
15208718066SGregory CLEMENT 
15308718066SGregory CLEMENT static struct armada_37xx_pin_group armada_37xx_nb_groups[] = {
15408718066SGregory CLEMENT 	PIN_GRP_GPIO("jtag", 20, 5, BIT(0), "jtag"),
15508718066SGregory CLEMENT 	PIN_GRP_GPIO("sdio0", 8, 3, BIT(1), "sdio"),
15608718066SGregory CLEMENT 	PIN_GRP_GPIO("emmc_nb", 27, 9, BIT(2), "emmc"),
15708718066SGregory CLEMENT 	PIN_GRP_GPIO("pwm0", 11, 1, BIT(3), "pwm"),
15808718066SGregory CLEMENT 	PIN_GRP_GPIO("pwm1", 12, 1, BIT(4), "pwm"),
15908718066SGregory CLEMENT 	PIN_GRP_GPIO("pwm2", 13, 1, BIT(5), "pwm"),
16008718066SGregory CLEMENT 	PIN_GRP_GPIO("pwm3", 14, 1, BIT(6), "pwm"),
161dc36235aSKen Ma 	PIN_GRP_GPIO("pmic1", 7, 1, BIT(7), "pmic"),
162dc36235aSKen Ma 	PIN_GRP_GPIO("pmic0", 6, 1, BIT(8), "pmic"),
16308718066SGregory CLEMENT 	PIN_GRP_GPIO("i2c2", 2, 2, BIT(9), "i2c"),
16408718066SGregory CLEMENT 	PIN_GRP_GPIO("i2c1", 0, 2, BIT(10), "i2c"),
16508718066SGregory CLEMENT 	PIN_GRP_GPIO("spi_cs1", 17, 1, BIT(12), "spi"),
16608718066SGregory CLEMENT 	PIN_GRP_GPIO_2("spi_cs2", 18, 1, BIT(13) | BIT(19), 0, BIT(13), "spi"),
16708718066SGregory CLEMENT 	PIN_GRP_GPIO_2("spi_cs3", 19, 1, BIT(14) | BIT(19), 0, BIT(14), "spi"),
16808718066SGregory CLEMENT 	PIN_GRP_GPIO("onewire", 4, 1, BIT(16), "onewire"),
16908718066SGregory CLEMENT 	PIN_GRP_GPIO("uart1", 25, 2, BIT(17), "uart"),
17008718066SGregory CLEMENT 	PIN_GRP_GPIO("spi_quad", 15, 2, BIT(18), "spi"),
171b5a6c94aSKen Ma 	PIN_GRP_EXTRA("uart2", 9, 2, BIT(1) | BIT(13) | BIT(14) | BIT(19),
172b5a6c94aSKen Ma 		      BIT(1) | BIT(13) | BIT(14), BIT(1) | BIT(19),
173b5a6c94aSKen Ma 		      18, 2, "gpio", "uart"),
17408718066SGregory CLEMENT 	PIN_GRP_GPIO("led0_od", 11, 1, BIT(20), "led"),
17508718066SGregory CLEMENT 	PIN_GRP_GPIO("led1_od", 12, 1, BIT(21), "led"),
17608718066SGregory CLEMENT 	PIN_GRP_GPIO("led2_od", 13, 1, BIT(22), "led"),
17708718066SGregory CLEMENT 	PIN_GRP_GPIO("led3_od", 14, 1, BIT(23), "led"),
17808718066SGregory CLEMENT 
17908718066SGregory CLEMENT };
18008718066SGregory CLEMENT 
18108718066SGregory CLEMENT static struct armada_37xx_pin_group armada_37xx_sb_groups[] = {
18208718066SGregory CLEMENT 	PIN_GRP_GPIO("usb32_drvvbus0", 0, 1, BIT(0), "drvbus"),
18308718066SGregory CLEMENT 	PIN_GRP_GPIO("usb2_drvvbus1", 1, 1, BIT(1), "drvbus"),
184dc36235aSKen Ma 	PIN_GRP_GPIO("sdio_sb", 24, 6, BIT(2), "sdio"),
185dc36235aSKen Ma 	PIN_GRP_GPIO("rgmii", 6, 12, BIT(3), "mii"),
186dc36235aSKen Ma 	PIN_GRP_GPIO("smi", 18, 2, BIT(4), "smi"),
187dc36235aSKen Ma 	PIN_GRP_GPIO("pcie1", 3, 3, BIT(5) | BIT(9) | BIT(10), "pcie"),
188dc36235aSKen Ma 	PIN_GRP_GPIO("ptp", 20, 3, BIT(11) | BIT(12) | BIT(13), "ptp"),
18908718066SGregory CLEMENT 	PIN_GRP("ptp_clk", 21, 1, BIT(6), "ptp", "mii"),
19008718066SGregory CLEMENT 	PIN_GRP("ptp_trig", 22, 1, BIT(7), "ptp", "mii"),
19123626cacSKen Ma 	PIN_GRP_GPIO_3("mii_col", 23, 1, BIT(8) | BIT(14), 0, BIT(8), BIT(14),
19223626cacSKen Ma 		       "mii", "mii_err"),
19308718066SGregory CLEMENT };
19408718066SGregory CLEMENT 
19508718066SGregory CLEMENT const struct armada_37xx_pin_data armada_37xx_pin_nb = {
19608718066SGregory CLEMENT 	.nr_pins = 36,
19708718066SGregory CLEMENT 	.name = "GPIO1",
19808718066SGregory CLEMENT 	.groups = armada_37xx_nb_groups,
19908718066SGregory CLEMENT 	.ngroups = ARRAY_SIZE(armada_37xx_nb_groups),
20008718066SGregory CLEMENT };
20108718066SGregory CLEMENT 
20208718066SGregory CLEMENT const struct armada_37xx_pin_data armada_37xx_pin_sb = {
20344ac747bSKen Ma 	.nr_pins = 30,
20408718066SGregory CLEMENT 	.name = "GPIO2",
20508718066SGregory CLEMENT 	.groups = armada_37xx_sb_groups,
20608718066SGregory CLEMENT 	.ngroups = ARRAY_SIZE(armada_37xx_sb_groups),
20708718066SGregory CLEMENT };
20808718066SGregory CLEMENT 
armada_37xx_update_reg(unsigned int * reg,unsigned int * offset)209d2d92bd7SGregory CLEMENT static inline void armada_37xx_update_reg(unsigned int *reg,
2100237448aSKen Ma 					  unsigned int *offset)
211d2d92bd7SGregory CLEMENT {
212d2d92bd7SGregory CLEMENT 	/* We never have more than 2 registers */
2130237448aSKen Ma 	if (*offset >= GPIO_PER_REG) {
2140237448aSKen Ma 		*offset -= GPIO_PER_REG;
215d2d92bd7SGregory CLEMENT 		*reg += sizeof(u32);
216d2d92bd7SGregory CLEMENT 	}
217d2d92bd7SGregory CLEMENT }
218d2d92bd7SGregory CLEMENT 
armada_37xx_get_func_reg(struct armada_37xx_pin_group * grp,const char * func)21908718066SGregory CLEMENT static int armada_37xx_get_func_reg(struct armada_37xx_pin_group *grp,
22008718066SGregory CLEMENT 				    const char *func)
22108718066SGregory CLEMENT {
22208718066SGregory CLEMENT 	int f;
22308718066SGregory CLEMENT 
22423626cacSKen Ma 	for (f = 0; (f < NB_FUNCS) && grp->funcs[f]; f++)
22508718066SGregory CLEMENT 		if (!strcmp(grp->funcs[f], func))
22608718066SGregory CLEMENT 			return f;
22708718066SGregory CLEMENT 
22808718066SGregory CLEMENT 	return -ENOTSUPP;
22908718066SGregory CLEMENT }
23008718066SGregory CLEMENT 
armada_37xx_pmx_get_groups_count(struct udevice * dev)23108718066SGregory CLEMENT static int armada_37xx_pmx_get_groups_count(struct udevice *dev)
23208718066SGregory CLEMENT {
23308718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
23408718066SGregory CLEMENT 
23508718066SGregory CLEMENT 	return info->ngroups;
23608718066SGregory CLEMENT }
23708718066SGregory CLEMENT 
23808718066SGregory CLEMENT static const char *armada_37xx_pmx_dummy_name = "_dummy";
23908718066SGregory CLEMENT 
armada_37xx_pmx_get_group_name(struct udevice * dev,unsigned selector)24008718066SGregory CLEMENT static const char *armada_37xx_pmx_get_group_name(struct udevice *dev,
24108718066SGregory CLEMENT 						  unsigned selector)
24208718066SGregory CLEMENT {
24308718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
24408718066SGregory CLEMENT 
24508718066SGregory CLEMENT 	if (!info->groups[selector].name)
24608718066SGregory CLEMENT 		return armada_37xx_pmx_dummy_name;
24708718066SGregory CLEMENT 
24808718066SGregory CLEMENT 	return info->groups[selector].name;
24908718066SGregory CLEMENT }
25008718066SGregory CLEMENT 
armada_37xx_pmx_get_funcs_count(struct udevice * dev)25108718066SGregory CLEMENT static int armada_37xx_pmx_get_funcs_count(struct udevice *dev)
25208718066SGregory CLEMENT {
25308718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
25408718066SGregory CLEMENT 
25508718066SGregory CLEMENT 	return info->nfuncs;
25608718066SGregory CLEMENT }
25708718066SGregory CLEMENT 
armada_37xx_pmx_get_func_name(struct udevice * dev,unsigned selector)25808718066SGregory CLEMENT static const char *armada_37xx_pmx_get_func_name(struct udevice *dev,
25908718066SGregory CLEMENT 						 unsigned selector)
26008718066SGregory CLEMENT {
26108718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
26208718066SGregory CLEMENT 
26308718066SGregory CLEMENT 	return info->funcs[selector].name;
26408718066SGregory CLEMENT }
26508718066SGregory CLEMENT 
armada_37xx_pmx_set_by_name(struct udevice * dev,const char * name,struct armada_37xx_pin_group * grp)26608718066SGregory CLEMENT static int armada_37xx_pmx_set_by_name(struct udevice *dev,
26708718066SGregory CLEMENT 				       const char *name,
26808718066SGregory CLEMENT 				       struct armada_37xx_pin_group *grp)
26908718066SGregory CLEMENT {
27008718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
27108718066SGregory CLEMENT 	unsigned int reg = SELECTION;
27208718066SGregory CLEMENT 	unsigned int mask = grp->reg_mask;
27308718066SGregory CLEMENT 	int func, val;
27408718066SGregory CLEMENT 
27508718066SGregory CLEMENT 	dev_dbg(info->dev, "enable function %s group %s\n",
27608718066SGregory CLEMENT 		name, grp->name);
27708718066SGregory CLEMENT 
27808718066SGregory CLEMENT 	func = armada_37xx_get_func_reg(grp, name);
27908718066SGregory CLEMENT 
28008718066SGregory CLEMENT 	if (func < 0)
28108718066SGregory CLEMENT 		return func;
28208718066SGregory CLEMENT 
28308718066SGregory CLEMENT 	val = grp->val[func];
28408718066SGregory CLEMENT 
28508718066SGregory CLEMENT 	clrsetbits_le32(info->base + reg, mask, val);
28608718066SGregory CLEMENT 
28708718066SGregory CLEMENT 	return 0;
28808718066SGregory CLEMENT }
28908718066SGregory CLEMENT 
armada_37xx_pmx_group_set(struct udevice * dev,unsigned group_selector,unsigned func_selector)29008718066SGregory CLEMENT static int armada_37xx_pmx_group_set(struct udevice *dev,
29108718066SGregory CLEMENT 				     unsigned group_selector,
29208718066SGregory CLEMENT 				     unsigned func_selector)
29308718066SGregory CLEMENT {
29408718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
29508718066SGregory CLEMENT 	struct armada_37xx_pin_group *grp = &info->groups[group_selector];
29608718066SGregory CLEMENT 	const char *name = info->funcs[func_selector].name;
29708718066SGregory CLEMENT 
29808718066SGregory CLEMENT 	return armada_37xx_pmx_set_by_name(dev, name, grp);
29908718066SGregory CLEMENT }
30008718066SGregory CLEMENT 
30108718066SGregory CLEMENT /**
30208718066SGregory CLEMENT  * armada_37xx_add_function() - Add a new function to the list
30308718066SGregory CLEMENT  * @funcs: array of function to add the new one
30408718066SGregory CLEMENT  * @funcsize: size of the remaining space for the function
30508718066SGregory CLEMENT  * @name: name of the function to add
30608718066SGregory CLEMENT  *
30708718066SGregory CLEMENT  * If it is a new function then create it by adding its name else
30808718066SGregory CLEMENT  * increment the number of group associated to this function.
30908718066SGregory CLEMENT  */
armada_37xx_add_function(struct armada_37xx_pmx_func * funcs,int * funcsize,const char * name)31008718066SGregory CLEMENT static int armada_37xx_add_function(struct armada_37xx_pmx_func *funcs,
31108718066SGregory CLEMENT 				    int *funcsize, const char *name)
31208718066SGregory CLEMENT {
31308718066SGregory CLEMENT 	int i = 0;
31408718066SGregory CLEMENT 
31508718066SGregory CLEMENT 	if (*funcsize <= 0)
31608718066SGregory CLEMENT 		return -EOVERFLOW;
31708718066SGregory CLEMENT 
31808718066SGregory CLEMENT 	while (funcs->ngroups) {
31908718066SGregory CLEMENT 		/* function already there */
32008718066SGregory CLEMENT 		if (strcmp(funcs->name, name) == 0) {
32108718066SGregory CLEMENT 			funcs->ngroups++;
32208718066SGregory CLEMENT 
32308718066SGregory CLEMENT 			return -EEXIST;
32408718066SGregory CLEMENT 		}
32508718066SGregory CLEMENT 		funcs++;
32608718066SGregory CLEMENT 		i++;
32708718066SGregory CLEMENT 	}
32808718066SGregory CLEMENT 
32908718066SGregory CLEMENT 	/* append new unique function */
33008718066SGregory CLEMENT 	funcs->name = name;
33108718066SGregory CLEMENT 	funcs->ngroups = 1;
33208718066SGregory CLEMENT 	(*funcsize)--;
33308718066SGregory CLEMENT 
33408718066SGregory CLEMENT 	return 0;
33508718066SGregory CLEMENT }
33608718066SGregory CLEMENT 
33708718066SGregory CLEMENT /**
33808718066SGregory CLEMENT  * armada_37xx_fill_group() - complete the group array
33908718066SGregory CLEMENT  * @info: info driver instance
34008718066SGregory CLEMENT  *
34108718066SGregory CLEMENT  * Based on the data available from the armada_37xx_pin_group array
34208718066SGregory CLEMENT  * completes the last member of the struct for each function: the list
34308718066SGregory CLEMENT  * of the groups associated to this function.
34408718066SGregory CLEMENT  *
34508718066SGregory CLEMENT  */
armada_37xx_fill_group(struct armada_37xx_pinctrl * info)34608718066SGregory CLEMENT static int armada_37xx_fill_group(struct armada_37xx_pinctrl *info)
34708718066SGregory CLEMENT {
34808718066SGregory CLEMENT 	int n, num = 0, funcsize = info->data->nr_pins;
34908718066SGregory CLEMENT 
35008718066SGregory CLEMENT 	for (n = 0; n < info->ngroups; n++) {
35108718066SGregory CLEMENT 		struct armada_37xx_pin_group *grp = &info->groups[n];
35208718066SGregory CLEMENT 		int i, j, f;
35308718066SGregory CLEMENT 
35408718066SGregory CLEMENT 		grp->pins = devm_kzalloc(info->dev,
35508718066SGregory CLEMENT 					 (grp->npins + grp->extra_npins) *
35608718066SGregory CLEMENT 					 sizeof(*grp->pins), GFP_KERNEL);
35708718066SGregory CLEMENT 		if (!grp->pins)
35808718066SGregory CLEMENT 			return -ENOMEM;
35908718066SGregory CLEMENT 
36008718066SGregory CLEMENT 		for (i = 0; i < grp->npins; i++)
36108718066SGregory CLEMENT 			grp->pins[i] = grp->start_pin + i;
36208718066SGregory CLEMENT 
36308718066SGregory CLEMENT 		for (j = 0; j < grp->extra_npins; j++)
36408718066SGregory CLEMENT 			grp->pins[i+j] = grp->extra_pin + j;
36508718066SGregory CLEMENT 
36623626cacSKen Ma 		for (f = 0; (f < NB_FUNCS) && grp->funcs[f]; f++) {
36708718066SGregory CLEMENT 			int ret;
36808718066SGregory CLEMENT 			/* check for unique functions and count groups */
36908718066SGregory CLEMENT 			ret = armada_37xx_add_function(info->funcs, &funcsize,
37008718066SGregory CLEMENT 					    grp->funcs[f]);
37108718066SGregory CLEMENT 			if (ret == -EOVERFLOW)
37208718066SGregory CLEMENT 				dev_err(info->dev,
37308718066SGregory CLEMENT 					"More functions than pins(%d)\n",
37408718066SGregory CLEMENT 					info->data->nr_pins);
37508718066SGregory CLEMENT 			if (ret < 0)
37608718066SGregory CLEMENT 				continue;
37708718066SGregory CLEMENT 			num++;
37808718066SGregory CLEMENT 		}
37908718066SGregory CLEMENT 	}
38008718066SGregory CLEMENT 
38108718066SGregory CLEMENT 	info->nfuncs = num;
38208718066SGregory CLEMENT 
38308718066SGregory CLEMENT 	return 0;
38408718066SGregory CLEMENT }
38508718066SGregory CLEMENT 
38608718066SGregory CLEMENT /**
38708718066SGregory CLEMENT  * armada_37xx_fill_funcs() - complete the funcs array
38808718066SGregory CLEMENT  * @info: info driver instance
38908718066SGregory CLEMENT  *
39008718066SGregory CLEMENT  * Based on the data available from the armada_37xx_pin_group array
39108718066SGregory CLEMENT  * completes the last two member of the struct for each group:
39208718066SGregory CLEMENT  * - the list of the pins included in the group
39308718066SGregory CLEMENT  * - the list of pinmux functions that can be selected for this group
39408718066SGregory CLEMENT  *
39508718066SGregory CLEMENT  */
armada_37xx_fill_func(struct armada_37xx_pinctrl * info)39608718066SGregory CLEMENT static int armada_37xx_fill_func(struct armada_37xx_pinctrl *info)
39708718066SGregory CLEMENT {
39808718066SGregory CLEMENT 	struct armada_37xx_pmx_func *funcs = info->funcs;
39908718066SGregory CLEMENT 	int n;
40008718066SGregory CLEMENT 
40108718066SGregory CLEMENT 	for (n = 0; n < info->nfuncs; n++) {
40208718066SGregory CLEMENT 		const char *name = funcs[n].name;
40308718066SGregory CLEMENT 		const char **groups;
40408718066SGregory CLEMENT 		int g;
40508718066SGregory CLEMENT 
40608718066SGregory CLEMENT 		funcs[n].groups = devm_kzalloc(info->dev, funcs[n].ngroups *
40708718066SGregory CLEMENT 					       sizeof(*(funcs[n].groups)),
40808718066SGregory CLEMENT 					       GFP_KERNEL);
40908718066SGregory CLEMENT 		if (!funcs[n].groups)
41008718066SGregory CLEMENT 			return -ENOMEM;
41108718066SGregory CLEMENT 
41208718066SGregory CLEMENT 		groups = funcs[n].groups;
41308718066SGregory CLEMENT 
41408718066SGregory CLEMENT 		for (g = 0; g < info->ngroups; g++) {
41508718066SGregory CLEMENT 			struct armada_37xx_pin_group *gp = &info->groups[g];
41608718066SGregory CLEMENT 			int f;
41708718066SGregory CLEMENT 
41823626cacSKen Ma 			for (f = 0; (f < NB_FUNCS) && gp->funcs[f]; f++) {
41908718066SGregory CLEMENT 				if (strcmp(gp->funcs[f], name) == 0) {
42008718066SGregory CLEMENT 					*groups = gp->name;
42108718066SGregory CLEMENT 					groups++;
42208718066SGregory CLEMENT 				}
42308718066SGregory CLEMENT 			}
42408718066SGregory CLEMENT 		}
42508718066SGregory CLEMENT 	}
42608718066SGregory CLEMENT 	return 0;
42708718066SGregory CLEMENT }
42808718066SGregory CLEMENT 
armada_37xx_gpio_get(struct udevice * dev,unsigned int offset)429d2d92bd7SGregory CLEMENT static int armada_37xx_gpio_get(struct udevice *dev, unsigned int offset)
430d2d92bd7SGregory CLEMENT {
431d2d92bd7SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
432d2d92bd7SGregory CLEMENT 	unsigned int reg = INPUT_VAL;
433d2d92bd7SGregory CLEMENT 	unsigned int val, mask;
434d2d92bd7SGregory CLEMENT 
4350237448aSKen Ma 	armada_37xx_update_reg(&reg, &offset);
436d2d92bd7SGregory CLEMENT 	mask = BIT(offset);
437d2d92bd7SGregory CLEMENT 
438d2d92bd7SGregory CLEMENT 	val = readl(info->base + reg);
439d2d92bd7SGregory CLEMENT 
440d2d92bd7SGregory CLEMENT 	return (val & mask) != 0;
441d2d92bd7SGregory CLEMENT }
442d2d92bd7SGregory CLEMENT 
armada_37xx_gpio_set(struct udevice * dev,unsigned int offset,int value)443d2d92bd7SGregory CLEMENT static int armada_37xx_gpio_set(struct udevice *dev, unsigned int offset,
444d2d92bd7SGregory CLEMENT 				int value)
445d2d92bd7SGregory CLEMENT {
446d2d92bd7SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
447d2d92bd7SGregory CLEMENT 	unsigned int reg = OUTPUT_VAL;
448d2d92bd7SGregory CLEMENT 	unsigned int mask, val;
449d2d92bd7SGregory CLEMENT 
4500237448aSKen Ma 	armada_37xx_update_reg(&reg, &offset);
451d2d92bd7SGregory CLEMENT 	mask = BIT(offset);
452d2d92bd7SGregory CLEMENT 	val = value ? mask : 0;
453d2d92bd7SGregory CLEMENT 
454d2d92bd7SGregory CLEMENT 	clrsetbits_le32(info->base + reg, mask, val);
455d2d92bd7SGregory CLEMENT 
456d2d92bd7SGregory CLEMENT 	return 0;
457d2d92bd7SGregory CLEMENT }
458d2d92bd7SGregory CLEMENT 
armada_37xx_gpio_get_direction(struct udevice * dev,unsigned int offset)459d2d92bd7SGregory CLEMENT static int armada_37xx_gpio_get_direction(struct udevice *dev,
460d2d92bd7SGregory CLEMENT 					  unsigned int offset)
461d2d92bd7SGregory CLEMENT {
462d2d92bd7SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
463d2d92bd7SGregory CLEMENT 	unsigned int reg = OUTPUT_EN;
464d2d92bd7SGregory CLEMENT 	unsigned int val, mask;
465d2d92bd7SGregory CLEMENT 
4660237448aSKen Ma 	armada_37xx_update_reg(&reg, &offset);
467d2d92bd7SGregory CLEMENT 	mask = BIT(offset);
468d2d92bd7SGregory CLEMENT 	val = readl(info->base + reg);
469d2d92bd7SGregory CLEMENT 
470d2d92bd7SGregory CLEMENT 	if (val & mask)
471d2d92bd7SGregory CLEMENT 		return GPIOF_OUTPUT;
472d2d92bd7SGregory CLEMENT 	else
473d2d92bd7SGregory CLEMENT 		return GPIOF_INPUT;
474d2d92bd7SGregory CLEMENT }
475d2d92bd7SGregory CLEMENT 
armada_37xx_gpio_direction_input(struct udevice * dev,unsigned int offset)476d2d92bd7SGregory CLEMENT static int armada_37xx_gpio_direction_input(struct udevice *dev,
477d2d92bd7SGregory CLEMENT 					    unsigned int offset)
478d2d92bd7SGregory CLEMENT {
479d2d92bd7SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
480d2d92bd7SGregory CLEMENT 	unsigned int reg = OUTPUT_EN;
481d2d92bd7SGregory CLEMENT 	unsigned int mask;
482d2d92bd7SGregory CLEMENT 
4830237448aSKen Ma 	armada_37xx_update_reg(&reg, &offset);
484d2d92bd7SGregory CLEMENT 	mask = BIT(offset);
485d2d92bd7SGregory CLEMENT 
486d2d92bd7SGregory CLEMENT 	clrbits_le32(info->base + reg, mask);
487d2d92bd7SGregory CLEMENT 
488d2d92bd7SGregory CLEMENT 	return 0;
489d2d92bd7SGregory CLEMENT }
490d2d92bd7SGregory CLEMENT 
armada_37xx_gpio_direction_output(struct udevice * dev,unsigned int offset,int value)491d2d92bd7SGregory CLEMENT static int armada_37xx_gpio_direction_output(struct udevice *dev,
492d2d92bd7SGregory CLEMENT 					     unsigned int offset, int value)
493d2d92bd7SGregory CLEMENT {
494d2d92bd7SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
495d2d92bd7SGregory CLEMENT 	unsigned int reg = OUTPUT_EN;
496d2d92bd7SGregory CLEMENT 	unsigned int mask;
497d2d92bd7SGregory CLEMENT 
4980237448aSKen Ma 	armada_37xx_update_reg(&reg, &offset);
499d2d92bd7SGregory CLEMENT 	mask = BIT(offset);
500d2d92bd7SGregory CLEMENT 
501d2d92bd7SGregory CLEMENT 	setbits_le32(info->base + reg, mask);
502d2d92bd7SGregory CLEMENT 
503d2d92bd7SGregory CLEMENT 	/* And set the requested value */
504d2d92bd7SGregory CLEMENT 	return armada_37xx_gpio_set(dev, offset, value);
505d2d92bd7SGregory CLEMENT }
506d2d92bd7SGregory CLEMENT 
armada_37xx_gpio_probe(struct udevice * dev)507d2d92bd7SGregory CLEMENT static int armada_37xx_gpio_probe(struct udevice *dev)
508d2d92bd7SGregory CLEMENT {
509d2d92bd7SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev->parent);
510d2d92bd7SGregory CLEMENT 	struct gpio_dev_priv *uc_priv;
511d2d92bd7SGregory CLEMENT 
512d2d92bd7SGregory CLEMENT 	uc_priv = dev_get_uclass_priv(dev);
513d2d92bd7SGregory CLEMENT 	uc_priv->bank_name = info->data->name;
514d2d92bd7SGregory CLEMENT 	uc_priv->gpio_count = info->data->nr_pins;
515d2d92bd7SGregory CLEMENT 
516d2d92bd7SGregory CLEMENT 	return 0;
517d2d92bd7SGregory CLEMENT }
518d2d92bd7SGregory CLEMENT 
519d2d92bd7SGregory CLEMENT static const struct dm_gpio_ops armada_37xx_gpio_ops = {
520d2d92bd7SGregory CLEMENT 	.set_value = armada_37xx_gpio_set,
521d2d92bd7SGregory CLEMENT 	.get_value = armada_37xx_gpio_get,
522d2d92bd7SGregory CLEMENT 	.get_function = armada_37xx_gpio_get_direction,
523d2d92bd7SGregory CLEMENT 	.direction_input = armada_37xx_gpio_direction_input,
524d2d92bd7SGregory CLEMENT 	.direction_output = armada_37xx_gpio_direction_output,
525d2d92bd7SGregory CLEMENT };
526d2d92bd7SGregory CLEMENT 
527d2d92bd7SGregory CLEMENT static struct driver armada_37xx_gpio_driver = {
528d2d92bd7SGregory CLEMENT 	.name	= "armada-37xx-gpio",
529d2d92bd7SGregory CLEMENT 	.id	= UCLASS_GPIO,
530d2d92bd7SGregory CLEMENT 	.probe	= armada_37xx_gpio_probe,
531d2d92bd7SGregory CLEMENT 	.ops	= &armada_37xx_gpio_ops,
532d2d92bd7SGregory CLEMENT };
533d2d92bd7SGregory CLEMENT 
armada_37xx_gpiochip_register(struct udevice * parent,struct armada_37xx_pinctrl * info)534d2d92bd7SGregory CLEMENT static int armada_37xx_gpiochip_register(struct udevice *parent,
535d2d92bd7SGregory CLEMENT 					 struct armada_37xx_pinctrl *info)
536d2d92bd7SGregory CLEMENT {
537d2d92bd7SGregory CLEMENT 	const void *blob = gd->fdt_blob;
538d2d92bd7SGregory CLEMENT 	int node = dev_of_offset(parent);
539d2d92bd7SGregory CLEMENT 	struct uclass_driver *drv;
540d2d92bd7SGregory CLEMENT 	struct udevice *dev;
541d2d92bd7SGregory CLEMENT 	int ret = -ENODEV;
542d2d92bd7SGregory CLEMENT 	int subnode;
543d2d92bd7SGregory CLEMENT 	char *name;
544d2d92bd7SGregory CLEMENT 
545d2d92bd7SGregory CLEMENT 	/* Lookup GPIO driver */
546d2d92bd7SGregory CLEMENT 	drv = lists_uclass_lookup(UCLASS_GPIO);
547d2d92bd7SGregory CLEMENT 	if (!drv) {
548d2d92bd7SGregory CLEMENT 		puts("Cannot find GPIO driver\n");
549d2d92bd7SGregory CLEMENT 		return -ENOENT;
550d2d92bd7SGregory CLEMENT 	}
551d2d92bd7SGregory CLEMENT 
552d2d92bd7SGregory CLEMENT 	fdt_for_each_subnode(subnode, blob, node) {
553ae118b68SKen Ma 		if (fdtdec_get_bool(blob, subnode, "gpio-controller")) {
554d2d92bd7SGregory CLEMENT 			ret = 0;
555d2d92bd7SGregory CLEMENT 			break;
556d2d92bd7SGregory CLEMENT 		}
557d2d92bd7SGregory CLEMENT 	};
558d2d92bd7SGregory CLEMENT 	if (ret)
559d2d92bd7SGregory CLEMENT 		return ret;
560d2d92bd7SGregory CLEMENT 
561d2d92bd7SGregory CLEMENT 	name = calloc(1, 32);
562d2d92bd7SGregory CLEMENT 	sprintf(name, "armada-37xx-gpio");
563d2d92bd7SGregory CLEMENT 
564d2d92bd7SGregory CLEMENT 	/* Create child device UCLASS_GPIO and bind it */
565d2d92bd7SGregory CLEMENT 	device_bind(parent, &armada_37xx_gpio_driver, name, NULL, subnode,
566d2d92bd7SGregory CLEMENT 		    &dev);
567d2d92bd7SGregory CLEMENT 	dev_set_of_offset(dev, subnode);
568d2d92bd7SGregory CLEMENT 
569d2d92bd7SGregory CLEMENT 	return 0;
570d2d92bd7SGregory CLEMENT }
571d2d92bd7SGregory CLEMENT 
57208718066SGregory CLEMENT const struct pinctrl_ops armada_37xx_pinctrl_ops  = {
57308718066SGregory CLEMENT 	.get_groups_count = armada_37xx_pmx_get_groups_count,
57408718066SGregory CLEMENT 	.get_group_name = armada_37xx_pmx_get_group_name,
57508718066SGregory CLEMENT 	.get_functions_count = armada_37xx_pmx_get_funcs_count,
57608718066SGregory CLEMENT 	.get_function_name = armada_37xx_pmx_get_func_name,
57708718066SGregory CLEMENT 	.pinmux_group_set = armada_37xx_pmx_group_set,
57808718066SGregory CLEMENT 	.set_state = pinctrl_generic_set_state,
57908718066SGregory CLEMENT };
58008718066SGregory CLEMENT 
armada_37xx_pinctrl_probe(struct udevice * dev)58108718066SGregory CLEMENT int armada_37xx_pinctrl_probe(struct udevice *dev)
58208718066SGregory CLEMENT {
58308718066SGregory CLEMENT 	struct armada_37xx_pinctrl *info = dev_get_priv(dev);
58408718066SGregory CLEMENT 	const struct armada_37xx_pin_data *pin_data;
58508718066SGregory CLEMENT 	int ret;
58608718066SGregory CLEMENT 
58708718066SGregory CLEMENT 	info->data = (struct armada_37xx_pin_data *)dev_get_driver_data(dev);
58808718066SGregory CLEMENT 	pin_data = info->data;
58908718066SGregory CLEMENT 
590a821c4afSSimon Glass 	info->base = (void __iomem *)devfdt_get_addr(dev);
59108718066SGregory CLEMENT 	if (!info->base) {
5929b643e31SMasahiro Yamada 		pr_err("unable to find regmap\n");
59308718066SGregory CLEMENT 		return -ENODEV;
59408718066SGregory CLEMENT 	}
59508718066SGregory CLEMENT 
59608718066SGregory CLEMENT 	info->groups = pin_data->groups;
59708718066SGregory CLEMENT 	info->ngroups = pin_data->ngroups;
59808718066SGregory CLEMENT 
59908718066SGregory CLEMENT 	/*
60008718066SGregory CLEMENT 	 * we allocate functions for number of pins and hope there are
60108718066SGregory CLEMENT 	 * fewer unique functions than pins available
60208718066SGregory CLEMENT 	 */
60308718066SGregory CLEMENT 	info->funcs = devm_kzalloc(info->dev, pin_data->nr_pins *
60408718066SGregory CLEMENT 			   sizeof(struct armada_37xx_pmx_func), GFP_KERNEL);
60508718066SGregory CLEMENT 	if (!info->funcs)
60608718066SGregory CLEMENT 		return -ENOMEM;
60708718066SGregory CLEMENT 
60808718066SGregory CLEMENT 
60908718066SGregory CLEMENT 	ret = armada_37xx_fill_group(info);
61008718066SGregory CLEMENT 	if (ret)
61108718066SGregory CLEMENT 		return ret;
61208718066SGregory CLEMENT 
61308718066SGregory CLEMENT 	ret = armada_37xx_fill_func(info);
61408718066SGregory CLEMENT 	if (ret)
61508718066SGregory CLEMENT 		return ret;
61608718066SGregory CLEMENT 
617d2d92bd7SGregory CLEMENT 	ret = armada_37xx_gpiochip_register(dev, info);
618d2d92bd7SGregory CLEMENT 	if (ret)
619d2d92bd7SGregory CLEMENT 		return ret;
620d2d92bd7SGregory CLEMENT 
62108718066SGregory CLEMENT 	return 0;
62208718066SGregory CLEMENT }
62308718066SGregory CLEMENT 
62408718066SGregory CLEMENT static const struct udevice_id armada_37xx_pinctrl_of_match[] = {
62508718066SGregory CLEMENT 	{
62608718066SGregory CLEMENT 		.compatible = "marvell,armada3710-sb-pinctrl",
62708718066SGregory CLEMENT 		.data = (ulong)&armada_37xx_pin_sb,
62808718066SGregory CLEMENT 	},
62908718066SGregory CLEMENT 	{
63008718066SGregory CLEMENT 		.compatible = "marvell,armada3710-nb-pinctrl",
63108718066SGregory CLEMENT 		.data = (ulong)&armada_37xx_pin_nb,
63208718066SGregory CLEMENT 	},
63308718066SGregory CLEMENT 	{ /* sentinel */ }
63408718066SGregory CLEMENT };
63508718066SGregory CLEMENT 
63608718066SGregory CLEMENT U_BOOT_DRIVER(armada_37xx_pinctrl) = {
63708718066SGregory CLEMENT 	.name = "armada-37xx-pinctrl",
63808718066SGregory CLEMENT 	.id = UCLASS_PINCTRL,
63908718066SGregory CLEMENT 	.of_match = of_match_ptr(armada_37xx_pinctrl_of_match),
64008718066SGregory CLEMENT 	.probe = armada_37xx_pinctrl_probe,
64108718066SGregory CLEMENT 	.priv_auto_alloc_size = sizeof(struct armada_37xx_pinctrl),
64208718066SGregory CLEMENT 	.ops = &armada_37xx_pinctrl_ops,
64308718066SGregory CLEMENT };
644