xref: /openbmc/linux/drivers/gpio/gpio-htc-egpio.c (revision c95baf12f5077419db01313ab61c2aac007d40cd)
13c6e8d05SLinus Walleij /*
23c6e8d05SLinus Walleij  * Support for the GPIO/IRQ expander chips present on several HTC phones.
33c6e8d05SLinus Walleij  * These are implemented in CPLD chips present on the board.
43c6e8d05SLinus Walleij  *
53c6e8d05SLinus Walleij  * Copyright (c) 2007 Kevin O'Connor <kevin@koconnor.net>
63c6e8d05SLinus Walleij  * Copyright (c) 2007 Philipp Zabel <philipp.zabel@gmail.com>
73c6e8d05SLinus Walleij  *
83c6e8d05SLinus Walleij  * This file may be distributed under the terms of the GNU GPL license.
93c6e8d05SLinus Walleij  */
103c6e8d05SLinus Walleij 
113c6e8d05SLinus Walleij #include <linux/kernel.h>
123c6e8d05SLinus Walleij #include <linux/errno.h>
133c6e8d05SLinus Walleij #include <linux/interrupt.h>
143c6e8d05SLinus Walleij #include <linux/irq.h>
153c6e8d05SLinus Walleij #include <linux/io.h>
163c6e8d05SLinus Walleij #include <linux/spinlock.h>
173c6e8d05SLinus Walleij #include <linux/platform_data/gpio-htc-egpio.h>
183c6e8d05SLinus Walleij #include <linux/platform_device.h>
193c6e8d05SLinus Walleij #include <linux/slab.h>
2043bbf94cSPaul Gortmaker #include <linux/init.h>
21f63109f0SLinus Walleij #include <linux/gpio/driver.h>
223c6e8d05SLinus Walleij 
233c6e8d05SLinus Walleij struct egpio_chip {
243c6e8d05SLinus Walleij 	int              reg_start;
253c6e8d05SLinus Walleij 	int              cached_values;
263c6e8d05SLinus Walleij 	unsigned long    is_out;
273c6e8d05SLinus Walleij 	struct device    *dev;
283c6e8d05SLinus Walleij 	struct gpio_chip chip;
293c6e8d05SLinus Walleij };
303c6e8d05SLinus Walleij 
313c6e8d05SLinus Walleij struct egpio_info {
323c6e8d05SLinus Walleij 	spinlock_t        lock;
333c6e8d05SLinus Walleij 
343c6e8d05SLinus Walleij 	/* iomem info */
353c6e8d05SLinus Walleij 	void __iomem      *base_addr;
363c6e8d05SLinus Walleij 	int               bus_shift;	/* byte shift */
373c6e8d05SLinus Walleij 	int               reg_shift;	/* bit shift */
383c6e8d05SLinus Walleij 	int               reg_mask;
393c6e8d05SLinus Walleij 
403c6e8d05SLinus Walleij 	/* irq info */
413c6e8d05SLinus Walleij 	int               ack_register;
423c6e8d05SLinus Walleij 	int               ack_write;
433c6e8d05SLinus Walleij 	u16               irqs_enabled;
443c6e8d05SLinus Walleij 	uint              irq_start;
453c6e8d05SLinus Walleij 	int               nirqs;
463c6e8d05SLinus Walleij 	uint              chained_irq;
473c6e8d05SLinus Walleij 
483c6e8d05SLinus Walleij 	/* egpio info */
493c6e8d05SLinus Walleij 	struct egpio_chip *chip;
503c6e8d05SLinus Walleij 	int               nchips;
513c6e8d05SLinus Walleij };
523c6e8d05SLinus Walleij 
egpio_writew(u16 value,struct egpio_info * ei,int reg)533c6e8d05SLinus Walleij static inline void egpio_writew(u16 value, struct egpio_info *ei, int reg)
543c6e8d05SLinus Walleij {
553c6e8d05SLinus Walleij 	writew(value, ei->base_addr + (reg << ei->bus_shift));
563c6e8d05SLinus Walleij }
573c6e8d05SLinus Walleij 
egpio_readw(struct egpio_info * ei,int reg)583c6e8d05SLinus Walleij static inline u16 egpio_readw(struct egpio_info *ei, int reg)
593c6e8d05SLinus Walleij {
603c6e8d05SLinus Walleij 	return readw(ei->base_addr + (reg << ei->bus_shift));
613c6e8d05SLinus Walleij }
623c6e8d05SLinus Walleij 
633c6e8d05SLinus Walleij /*
643c6e8d05SLinus Walleij  * IRQs
653c6e8d05SLinus Walleij  */
663c6e8d05SLinus Walleij 
ack_irqs(struct egpio_info * ei)673c6e8d05SLinus Walleij static inline void ack_irqs(struct egpio_info *ei)
683c6e8d05SLinus Walleij {
693c6e8d05SLinus Walleij 	egpio_writew(ei->ack_write, ei, ei->ack_register);
703c6e8d05SLinus Walleij 	pr_debug("EGPIO ack - write %x to base+%x\n",
713c6e8d05SLinus Walleij 			ei->ack_write, ei->ack_register << ei->bus_shift);
723c6e8d05SLinus Walleij }
733c6e8d05SLinus Walleij 
egpio_ack(struct irq_data * data)743c6e8d05SLinus Walleij static void egpio_ack(struct irq_data *data)
753c6e8d05SLinus Walleij {
763c6e8d05SLinus Walleij }
773c6e8d05SLinus Walleij 
783c6e8d05SLinus Walleij /* There does not appear to be a way to proactively mask interrupts
793c6e8d05SLinus Walleij  * on the egpio chip itself.  So, we simply ignore interrupts that
803c6e8d05SLinus Walleij  * aren't desired. */
egpio_mask(struct irq_data * data)813c6e8d05SLinus Walleij static void egpio_mask(struct irq_data *data)
823c6e8d05SLinus Walleij {
833c6e8d05SLinus Walleij 	struct egpio_info *ei = irq_data_get_irq_chip_data(data);
843c6e8d05SLinus Walleij 	ei->irqs_enabled &= ~(1 << (data->irq - ei->irq_start));
853c6e8d05SLinus Walleij 	pr_debug("EGPIO mask %d %04x\n", data->irq, ei->irqs_enabled);
863c6e8d05SLinus Walleij }
873c6e8d05SLinus Walleij 
egpio_unmask(struct irq_data * data)883c6e8d05SLinus Walleij static void egpio_unmask(struct irq_data *data)
893c6e8d05SLinus Walleij {
903c6e8d05SLinus Walleij 	struct egpio_info *ei = irq_data_get_irq_chip_data(data);
913c6e8d05SLinus Walleij 	ei->irqs_enabled |= 1 << (data->irq - ei->irq_start);
923c6e8d05SLinus Walleij 	pr_debug("EGPIO unmask %d %04x\n", data->irq, ei->irqs_enabled);
933c6e8d05SLinus Walleij }
943c6e8d05SLinus Walleij 
953c6e8d05SLinus Walleij static struct irq_chip egpio_muxed_chip = {
963c6e8d05SLinus Walleij 	.name		= "htc-egpio",
973c6e8d05SLinus Walleij 	.irq_ack	= egpio_ack,
983c6e8d05SLinus Walleij 	.irq_mask	= egpio_mask,
993c6e8d05SLinus Walleij 	.irq_unmask	= egpio_unmask,
1003c6e8d05SLinus Walleij };
1013c6e8d05SLinus Walleij 
egpio_handler(struct irq_desc * desc)1023c6e8d05SLinus Walleij static void egpio_handler(struct irq_desc *desc)
1033c6e8d05SLinus Walleij {
1043c6e8d05SLinus Walleij 	struct egpio_info *ei = irq_desc_get_handler_data(desc);
1053c6e8d05SLinus Walleij 	int irqpin;
1063c6e8d05SLinus Walleij 
1073c6e8d05SLinus Walleij 	/* Read current pins. */
1083c6e8d05SLinus Walleij 	unsigned long readval = egpio_readw(ei, ei->ack_register);
1093c6e8d05SLinus Walleij 	pr_debug("IRQ reg: %x\n", (unsigned int)readval);
1103c6e8d05SLinus Walleij 	/* Ack/unmask interrupts. */
1113c6e8d05SLinus Walleij 	ack_irqs(ei);
1123c6e8d05SLinus Walleij 	/* Process all set pins. */
1133c6e8d05SLinus Walleij 	readval &= ei->irqs_enabled;
1143c6e8d05SLinus Walleij 	for_each_set_bit(irqpin, &readval, ei->nirqs) {
1153c6e8d05SLinus Walleij 		/* Run irq handler */
1163c6e8d05SLinus Walleij 		pr_debug("got IRQ %d\n", irqpin);
1173c6e8d05SLinus Walleij 		generic_handle_irq(ei->irq_start + irqpin);
1183c6e8d05SLinus Walleij 	}
1193c6e8d05SLinus Walleij }
1203c6e8d05SLinus Walleij 
egpio_pos(struct egpio_info * ei,int bit)1213c6e8d05SLinus Walleij static inline int egpio_pos(struct egpio_info *ei, int bit)
1223c6e8d05SLinus Walleij {
1233c6e8d05SLinus Walleij 	return bit >> ei->reg_shift;
1243c6e8d05SLinus Walleij }
1253c6e8d05SLinus Walleij 
egpio_bit(struct egpio_info * ei,int bit)1263c6e8d05SLinus Walleij static inline int egpio_bit(struct egpio_info *ei, int bit)
1273c6e8d05SLinus Walleij {
1283c6e8d05SLinus Walleij 	return 1 << (bit & ((1 << ei->reg_shift)-1));
1293c6e8d05SLinus Walleij }
1303c6e8d05SLinus Walleij 
1313c6e8d05SLinus Walleij /*
1323c6e8d05SLinus Walleij  * Input pins
1333c6e8d05SLinus Walleij  */
1343c6e8d05SLinus Walleij 
egpio_get(struct gpio_chip * chip,unsigned offset)1353c6e8d05SLinus Walleij static int egpio_get(struct gpio_chip *chip, unsigned offset)
1363c6e8d05SLinus Walleij {
1373c6e8d05SLinus Walleij 	struct egpio_chip *egpio;
1383c6e8d05SLinus Walleij 	struct egpio_info *ei;
1393c6e8d05SLinus Walleij 	unsigned           bit;
1403c6e8d05SLinus Walleij 	int                reg;
1413c6e8d05SLinus Walleij 	int                value;
1423c6e8d05SLinus Walleij 
1433c6e8d05SLinus Walleij 	pr_debug("egpio_get_value(%d)\n", chip->base + offset);
1443c6e8d05SLinus Walleij 
1453c6e8d05SLinus Walleij 	egpio = gpiochip_get_data(chip);
1463c6e8d05SLinus Walleij 	ei    = dev_get_drvdata(egpio->dev);
1473c6e8d05SLinus Walleij 	bit   = egpio_bit(ei, offset);
1483c6e8d05SLinus Walleij 	reg   = egpio->reg_start + egpio_pos(ei, offset);
1493c6e8d05SLinus Walleij 
15024b35ed9SLinus Walleij 	if (test_bit(offset, &egpio->is_out)) {
15124b35ed9SLinus Walleij 		return !!(egpio->cached_values & (1 << offset));
15224b35ed9SLinus Walleij 	} else {
1533c6e8d05SLinus Walleij 		value = egpio_readw(ei, reg);
1543c6e8d05SLinus Walleij 		pr_debug("readw(%p + %x) = %x\n",
1553c6e8d05SLinus Walleij 			 ei->base_addr, reg << ei->bus_shift, value);
1563c6e8d05SLinus Walleij 		return !!(value & bit);
1573c6e8d05SLinus Walleij 	}
15824b35ed9SLinus Walleij }
1593c6e8d05SLinus Walleij 
egpio_direction_input(struct gpio_chip * chip,unsigned offset)1603c6e8d05SLinus Walleij static int egpio_direction_input(struct gpio_chip *chip, unsigned offset)
1613c6e8d05SLinus Walleij {
1623c6e8d05SLinus Walleij 	struct egpio_chip *egpio;
1633c6e8d05SLinus Walleij 
1643c6e8d05SLinus Walleij 	egpio = gpiochip_get_data(chip);
1653c6e8d05SLinus Walleij 	return test_bit(offset, &egpio->is_out) ? -EINVAL : 0;
1663c6e8d05SLinus Walleij }
1673c6e8d05SLinus Walleij 
1683c6e8d05SLinus Walleij 
1693c6e8d05SLinus Walleij /*
1703c6e8d05SLinus Walleij  * Output pins
1713c6e8d05SLinus Walleij  */
1723c6e8d05SLinus Walleij 
egpio_set(struct gpio_chip * chip,unsigned offset,int value)1733c6e8d05SLinus Walleij static void egpio_set(struct gpio_chip *chip, unsigned offset, int value)
1743c6e8d05SLinus Walleij {
1753c6e8d05SLinus Walleij 	unsigned long     flag;
1763c6e8d05SLinus Walleij 	struct egpio_chip *egpio;
1773c6e8d05SLinus Walleij 	struct egpio_info *ei;
1783c6e8d05SLinus Walleij 	int               pos;
1793c6e8d05SLinus Walleij 	int               reg;
1803c6e8d05SLinus Walleij 	int               shift;
1813c6e8d05SLinus Walleij 
1823c6e8d05SLinus Walleij 	pr_debug("egpio_set(%s, %d(%d), %d)\n",
1833c6e8d05SLinus Walleij 			chip->label, offset, offset+chip->base, value);
1843c6e8d05SLinus Walleij 
1853c6e8d05SLinus Walleij 	egpio = gpiochip_get_data(chip);
1863c6e8d05SLinus Walleij 	ei    = dev_get_drvdata(egpio->dev);
1873c6e8d05SLinus Walleij 	pos   = egpio_pos(ei, offset);
1883c6e8d05SLinus Walleij 	reg   = egpio->reg_start + pos;
1893c6e8d05SLinus Walleij 	shift = pos << ei->reg_shift;
1903c6e8d05SLinus Walleij 
1913c6e8d05SLinus Walleij 	pr_debug("egpio %s: reg %d = 0x%04x\n", value ? "set" : "clear",
1923c6e8d05SLinus Walleij 			reg, (egpio->cached_values >> shift) & ei->reg_mask);
1933c6e8d05SLinus Walleij 
1943c6e8d05SLinus Walleij 	spin_lock_irqsave(&ei->lock, flag);
1953c6e8d05SLinus Walleij 	if (value)
1963c6e8d05SLinus Walleij 		egpio->cached_values |= (1 << offset);
1973c6e8d05SLinus Walleij 	else
1983c6e8d05SLinus Walleij 		egpio->cached_values &= ~(1 << offset);
1993c6e8d05SLinus Walleij 	egpio_writew((egpio->cached_values >> shift) & ei->reg_mask, ei, reg);
2003c6e8d05SLinus Walleij 	spin_unlock_irqrestore(&ei->lock, flag);
2013c6e8d05SLinus Walleij }
2023c6e8d05SLinus Walleij 
egpio_direction_output(struct gpio_chip * chip,unsigned offset,int value)2033c6e8d05SLinus Walleij static int egpio_direction_output(struct gpio_chip *chip,
2043c6e8d05SLinus Walleij 					unsigned offset, int value)
2053c6e8d05SLinus Walleij {
2063c6e8d05SLinus Walleij 	struct egpio_chip *egpio;
2073c6e8d05SLinus Walleij 
2083c6e8d05SLinus Walleij 	egpio = gpiochip_get_data(chip);
2093c6e8d05SLinus Walleij 	if (test_bit(offset, &egpio->is_out)) {
2103c6e8d05SLinus Walleij 		egpio_set(chip, offset, value);
2113c6e8d05SLinus Walleij 		return 0;
2123c6e8d05SLinus Walleij 	} else {
2133c6e8d05SLinus Walleij 		return -EINVAL;
2143c6e8d05SLinus Walleij 	}
2153c6e8d05SLinus Walleij }
2163c6e8d05SLinus Walleij 
egpio_get_direction(struct gpio_chip * chip,unsigned offset)2179298539cSLinus Walleij static int egpio_get_direction(struct gpio_chip *chip, unsigned offset)
2189298539cSLinus Walleij {
2199298539cSLinus Walleij 	struct egpio_chip *egpio;
2209298539cSLinus Walleij 
2219298539cSLinus Walleij 	egpio = gpiochip_get_data(chip);
2229298539cSLinus Walleij 
223*e42615ecSMatti Vaittinen 	if (test_bit(offset, &egpio->is_out))
224*e42615ecSMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
225*e42615ecSMatti Vaittinen 
226*e42615ecSMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
2279298539cSLinus Walleij }
2289298539cSLinus Walleij 
egpio_write_cache(struct egpio_info * ei)2293c6e8d05SLinus Walleij static void egpio_write_cache(struct egpio_info *ei)
2303c6e8d05SLinus Walleij {
2313c6e8d05SLinus Walleij 	int               i;
2323c6e8d05SLinus Walleij 	struct egpio_chip *egpio;
2333c6e8d05SLinus Walleij 	int               shift;
2343c6e8d05SLinus Walleij 
2353c6e8d05SLinus Walleij 	for (i = 0; i < ei->nchips; i++) {
2363c6e8d05SLinus Walleij 		egpio = &(ei->chip[i]);
2373c6e8d05SLinus Walleij 		if (!egpio->is_out)
2383c6e8d05SLinus Walleij 			continue;
2393c6e8d05SLinus Walleij 
2403c6e8d05SLinus Walleij 		for (shift = 0; shift < egpio->chip.ngpio;
2413c6e8d05SLinus Walleij 				shift += (1<<ei->reg_shift)) {
2423c6e8d05SLinus Walleij 
2433c6e8d05SLinus Walleij 			int reg = egpio->reg_start + egpio_pos(ei, shift);
2443c6e8d05SLinus Walleij 
2453c6e8d05SLinus Walleij 			if (!((egpio->is_out >> shift) & ei->reg_mask))
2463c6e8d05SLinus Walleij 				continue;
2473c6e8d05SLinus Walleij 
2483c6e8d05SLinus Walleij 			pr_debug("EGPIO: setting %x to %x, was %x\n", reg,
2493c6e8d05SLinus Walleij 				(egpio->cached_values >> shift) & ei->reg_mask,
2503c6e8d05SLinus Walleij 				egpio_readw(ei, reg));
2513c6e8d05SLinus Walleij 
2523c6e8d05SLinus Walleij 			egpio_writew((egpio->cached_values >> shift)
2533c6e8d05SLinus Walleij 					& ei->reg_mask, ei, reg);
2543c6e8d05SLinus Walleij 		}
2553c6e8d05SLinus Walleij 	}
2563c6e8d05SLinus Walleij }
2573c6e8d05SLinus Walleij 
2583c6e8d05SLinus Walleij 
2593c6e8d05SLinus Walleij /*
2603c6e8d05SLinus Walleij  * Setup
2613c6e8d05SLinus Walleij  */
2623c6e8d05SLinus Walleij 
egpio_probe(struct platform_device * pdev)2633c6e8d05SLinus Walleij static int __init egpio_probe(struct platform_device *pdev)
2643c6e8d05SLinus Walleij {
2653c6e8d05SLinus Walleij 	struct htc_egpio_platform_data *pdata = dev_get_platdata(&pdev->dev);
2663c6e8d05SLinus Walleij 	struct resource   *res;
2673c6e8d05SLinus Walleij 	struct egpio_info *ei;
2683c6e8d05SLinus Walleij 	struct gpio_chip  *chip;
2693c6e8d05SLinus Walleij 	unsigned int      irq, irq_end;
2703c6e8d05SLinus Walleij 	int               i;
2713c6e8d05SLinus Walleij 
2723c6e8d05SLinus Walleij 	/* Initialize ei data structure. */
2733c6e8d05SLinus Walleij 	ei = devm_kzalloc(&pdev->dev, sizeof(*ei), GFP_KERNEL);
2743c6e8d05SLinus Walleij 	if (!ei)
2753c6e8d05SLinus Walleij 		return -ENOMEM;
2763c6e8d05SLinus Walleij 
2773c6e8d05SLinus Walleij 	spin_lock_init(&ei->lock);
2783c6e8d05SLinus Walleij 
2793c6e8d05SLinus Walleij 	/* Find chained irq */
2803c6e8d05SLinus Walleij 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2813c6e8d05SLinus Walleij 	if (res)
2823c6e8d05SLinus Walleij 		ei->chained_irq = res->start;
2833c6e8d05SLinus Walleij 
2843c6e8d05SLinus Walleij 	/* Map egpio chip into virtual address space. */
2851135ee4aSBartosz Golaszewski 	ei->base_addr = devm_platform_ioremap_resource(pdev, 0);
2861135ee4aSBartosz Golaszewski 	if (IS_ERR(ei->base_addr))
287a02712e1SBartosz Golaszewski 		return PTR_ERR(ei->base_addr);
2883c6e8d05SLinus Walleij 
2893c6e8d05SLinus Walleij 	if ((pdata->bus_width != 16) && (pdata->bus_width != 32))
290a02712e1SBartosz Golaszewski 		return -EINVAL;
291a02712e1SBartosz Golaszewski 
2923c6e8d05SLinus Walleij 	ei->bus_shift = fls(pdata->bus_width - 1) - 3;
2933c6e8d05SLinus Walleij 	pr_debug("bus_shift = %d\n", ei->bus_shift);
2943c6e8d05SLinus Walleij 
2953c6e8d05SLinus Walleij 	if ((pdata->reg_width != 8) && (pdata->reg_width != 16))
296a02712e1SBartosz Golaszewski 		return -EINVAL;
297a02712e1SBartosz Golaszewski 
2983c6e8d05SLinus Walleij 	ei->reg_shift = fls(pdata->reg_width - 1);
2993c6e8d05SLinus Walleij 	pr_debug("reg_shift = %d\n", ei->reg_shift);
3003c6e8d05SLinus Walleij 
3013c6e8d05SLinus Walleij 	ei->reg_mask = (1 << pdata->reg_width) - 1;
3023c6e8d05SLinus Walleij 
3033c6e8d05SLinus Walleij 	platform_set_drvdata(pdev, ei);
3043c6e8d05SLinus Walleij 
3053c6e8d05SLinus Walleij 	ei->nchips = pdata->num_chips;
306a86854d0SKees Cook 	ei->chip = devm_kcalloc(&pdev->dev,
307a86854d0SKees Cook 				ei->nchips, sizeof(struct egpio_chip),
3083c6e8d05SLinus Walleij 				GFP_KERNEL);
309a02712e1SBartosz Golaszewski 	if (!ei->chip)
310a02712e1SBartosz Golaszewski 		return -ENOMEM;
311a02712e1SBartosz Golaszewski 
3123c6e8d05SLinus Walleij 	for (i = 0; i < ei->nchips; i++) {
3133c6e8d05SLinus Walleij 		ei->chip[i].reg_start = pdata->chip[i].reg_start;
3143c6e8d05SLinus Walleij 		ei->chip[i].cached_values = pdata->chip[i].initial_values;
3153c6e8d05SLinus Walleij 		ei->chip[i].is_out = pdata->chip[i].direction;
3163c6e8d05SLinus Walleij 		ei->chip[i].dev = &(pdev->dev);
3173c6e8d05SLinus Walleij 		chip = &(ei->chip[i].chip);
318212d7069SLinus Walleij 		chip->label = devm_kasprintf(&pdev->dev, GFP_KERNEL,
319212d7069SLinus Walleij 					     "htc-egpio-%d",
320212d7069SLinus Walleij 					     i);
321a02712e1SBartosz Golaszewski 		if (!chip->label)
322a02712e1SBartosz Golaszewski 			return -ENOMEM;
323a02712e1SBartosz Golaszewski 
3243c6e8d05SLinus Walleij 		chip->parent          = &pdev->dev;
3253c6e8d05SLinus Walleij 		chip->owner           = THIS_MODULE;
3263c6e8d05SLinus Walleij 		chip->get             = egpio_get;
3273c6e8d05SLinus Walleij 		chip->set             = egpio_set;
3283c6e8d05SLinus Walleij 		chip->direction_input = egpio_direction_input;
3293c6e8d05SLinus Walleij 		chip->direction_output = egpio_direction_output;
3309298539cSLinus Walleij 		chip->get_direction   = egpio_get_direction;
3313c6e8d05SLinus Walleij 		chip->base            = pdata->chip[i].gpio_base;
3323c6e8d05SLinus Walleij 		chip->ngpio           = pdata->chip[i].num_gpios;
3333c6e8d05SLinus Walleij 
3343c6e8d05SLinus Walleij 		gpiochip_add_data(chip, &ei->chip[i]);
3353c6e8d05SLinus Walleij 	}
3363c6e8d05SLinus Walleij 
3373c6e8d05SLinus Walleij 	/* Set initial pin values */
3383c6e8d05SLinus Walleij 	egpio_write_cache(ei);
3393c6e8d05SLinus Walleij 
3403c6e8d05SLinus Walleij 	ei->irq_start = pdata->irq_base;
3413c6e8d05SLinus Walleij 	ei->nirqs = pdata->num_irqs;
3423c6e8d05SLinus Walleij 	ei->ack_register = pdata->ack_register;
3433c6e8d05SLinus Walleij 
3443c6e8d05SLinus Walleij 	if (ei->chained_irq) {
3453c6e8d05SLinus Walleij 		/* Setup irq handlers */
3463c6e8d05SLinus Walleij 		ei->ack_write = 0xFFFF;
3473c6e8d05SLinus Walleij 		if (pdata->invert_acks)
3483c6e8d05SLinus Walleij 			ei->ack_write = 0;
3493c6e8d05SLinus Walleij 		irq_end = ei->irq_start + ei->nirqs;
3503c6e8d05SLinus Walleij 		for (irq = ei->irq_start; irq < irq_end; irq++) {
3513c6e8d05SLinus Walleij 			irq_set_chip_and_handler(irq, &egpio_muxed_chip,
3523c6e8d05SLinus Walleij 						 handle_simple_irq);
3533c6e8d05SLinus Walleij 			irq_set_chip_data(irq, ei);
3543c6e8d05SLinus Walleij 			irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE);
3553c6e8d05SLinus Walleij 		}
3563c6e8d05SLinus Walleij 		irq_set_irq_type(ei->chained_irq, IRQ_TYPE_EDGE_RISING);
3573c6e8d05SLinus Walleij 		irq_set_chained_handler_and_data(ei->chained_irq,
3583c6e8d05SLinus Walleij 						 egpio_handler, ei);
3593c6e8d05SLinus Walleij 		ack_irqs(ei);
3603c6e8d05SLinus Walleij 
3613c6e8d05SLinus Walleij 		device_init_wakeup(&pdev->dev, 1);
3623c6e8d05SLinus Walleij 	}
3633c6e8d05SLinus Walleij 
3643c6e8d05SLinus Walleij 	return 0;
3653c6e8d05SLinus Walleij }
3663c6e8d05SLinus Walleij 
3673c6e8d05SLinus Walleij #ifdef CONFIG_PM
egpio_suspend(struct platform_device * pdev,pm_message_t state)3683c6e8d05SLinus Walleij static int egpio_suspend(struct platform_device *pdev, pm_message_t state)
3693c6e8d05SLinus Walleij {
3703c6e8d05SLinus Walleij 	struct egpio_info *ei = platform_get_drvdata(pdev);
3713c6e8d05SLinus Walleij 
3723c6e8d05SLinus Walleij 	if (ei->chained_irq && device_may_wakeup(&pdev->dev))
3733c6e8d05SLinus Walleij 		enable_irq_wake(ei->chained_irq);
3743c6e8d05SLinus Walleij 	return 0;
3753c6e8d05SLinus Walleij }
3763c6e8d05SLinus Walleij 
egpio_resume(struct platform_device * pdev)3773c6e8d05SLinus Walleij static int egpio_resume(struct platform_device *pdev)
3783c6e8d05SLinus Walleij {
3793c6e8d05SLinus Walleij 	struct egpio_info *ei = platform_get_drvdata(pdev);
3803c6e8d05SLinus Walleij 
3813c6e8d05SLinus Walleij 	if (ei->chained_irq && device_may_wakeup(&pdev->dev))
3823c6e8d05SLinus Walleij 		disable_irq_wake(ei->chained_irq);
3833c6e8d05SLinus Walleij 
3843c6e8d05SLinus Walleij 	/* Update registers from the cache, in case
3853c6e8d05SLinus Walleij 	   the CPLD was powered off during suspend */
3863c6e8d05SLinus Walleij 	egpio_write_cache(ei);
3873c6e8d05SLinus Walleij 	return 0;
3883c6e8d05SLinus Walleij }
3893c6e8d05SLinus Walleij #else
3903c6e8d05SLinus Walleij #define egpio_suspend NULL
3913c6e8d05SLinus Walleij #define egpio_resume NULL
3923c6e8d05SLinus Walleij #endif
3933c6e8d05SLinus Walleij 
3943c6e8d05SLinus Walleij 
3953c6e8d05SLinus Walleij static struct platform_driver egpio_driver = {
3963c6e8d05SLinus Walleij 	.driver = {
3973c6e8d05SLinus Walleij 		.name = "htc-egpio",
39843bbf94cSPaul Gortmaker 		.suppress_bind_attrs = true,
3993c6e8d05SLinus Walleij 	},
4003c6e8d05SLinus Walleij 	.suspend      = egpio_suspend,
4013c6e8d05SLinus Walleij 	.resume       = egpio_resume,
4023c6e8d05SLinus Walleij };
4033c6e8d05SLinus Walleij 
egpio_init(void)4043c6e8d05SLinus Walleij static int __init egpio_init(void)
4053c6e8d05SLinus Walleij {
4063c6e8d05SLinus Walleij 	return platform_driver_probe(&egpio_driver, egpio_probe);
4073c6e8d05SLinus Walleij }
4083c6e8d05SLinus Walleij /* start early for dependencies */
4093c6e8d05SLinus Walleij subsys_initcall(egpio_init);
410