Home
last modified time | relevance | path

Searched +full:0 +full:x1e660000 (Results 1 – 10 of 10) sorted by relevance

/openbmc/u-boot/cmd/aspeed/nettest/
H A Dmem_io.h4 #define MAC1_BASE 0x1e660000
5 #define MAC2_BASE 0x1e680000
6 #define MDIO0_BASE (MAC1_BASE + 0x60)
7 #define MDIO1_BASE (MAC2_BASE + 0x60)
8 #define SCU_BASE 0x1e6e2000
12 #define MAC3_BASE 0x1e670000
13 #define MAC4_BASE 0x1e690000
15 #define PMI_BASE 0x1e650000
18 #define MDIO0_BASE (PMI_BASE + 0x00)
19 #define MDIO1_BASE (PMI_BASE + 0x08)
[all …]
/openbmc/linux/Documentation/devicetree/bindings/net/
H A Dfaraday,ftgmac100.yaml80 reg = <0x1e660000 0x180>;
87 reg = <0x1e680000 0x180>;
95 #size-cells = <0>;
/openbmc/qemu/hw/arm/
H A Daspeed_ast2400.c26 #define ASPEED_SOC_IOMEM_SIZE 0x00200000
29 [ASPEED_DEV_SPI_BOOT] = 0x00000000,
30 [ASPEED_DEV_IOMEM] = 0x1E600000,
31 [ASPEED_DEV_FMC] = 0x1E620000,
32 [ASPEED_DEV_SPI1] = 0x1E630000,
33 [ASPEED_DEV_EHCI1] = 0x1E6A1000,
34 [ASPEED_DEV_UHCI] = 0x1E6B0000,
35 [ASPEED_DEV_VIC] = 0x1E6C0000,
36 [ASPEED_DEV_SDMC] = 0x1E6E0000,
37 [ASPEED_DEV_SCU] = 0x1E6E2000,
[all …]
H A Daspeed_ast2600.c21 #define ASPEED_SOC_IOMEM_SIZE 0x00200000
22 #define ASPEED_SOC_DPMCU_SIZE 0x00040000
25 [ASPEED_DEV_SPI_BOOT] = 0x00000000,
26 [ASPEED_DEV_SRAM] = 0x10000000,
27 [ASPEED_DEV_DPMCU] = 0x18000000,
28 /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */
29 [ASPEED_DEV_IOMEM] = 0x1E600000,
30 [ASPEED_DEV_PWM] = 0x1E610000,
31 [ASPEED_DEV_FMC] = 0x1E620000,
32 [ASPEED_DEV_SPI1] = 0x1E630000,
[all …]
/openbmc/u-boot/arch/arm/dts/
H A Dast2400.dtsi39 #size-cells = <0>;
41 cpu@0 {
44 reg = <0>;
50 reg = <0x40000000 0>;
60 reg = < 0x1e620000 0xc4
61 0x20000000 0x10000000 >;
63 #size-cells = <0>;
69 flash@0 {
70 reg = < 0 >;
87 reg = < 0x1e630000 0xc4
[all …]
H A Dast2500.dtsi39 #size-cells = <0>;
41 cpu@0 {
44 reg = <0>;
50 reg = <0x80000000 0>;
60 reg = < 0x1e620000 0xc4
61 0x20000000 0x10000000 >;
63 #size-cells = <0>;
69 flash@0 {
70 reg = < 0 >;
87 reg = < 0x1e630000 0xc4
[all …]
H A Dast2600.dtsi47 #size-cells = <0>;
50 cpu@0 {
53 reg = <0>;
79 size = <0x01000000>;
80 alignment = <0x01000000>;
86 size = <0x04000000>;
87 alignment = <0x01000000>;
106 reg = <0x40461000 0x1000>,
107 <0x40462000 0x1000>,
108 <0x40464000 0x2000>,
[all …]
/openbmc/linux/arch/arm/boot/dts/aspeed/
H A Daspeed-g4.dtsi36 #size-cells = <0>;
38 cpu@0 {
41 reg = <0>;
47 reg = <0x40000000 0>;
57 reg = <0x1e620000 0x94>, <0x20000000 0x10000000>;
59 #size-cells = <0>;
64 flash@0 {
65 reg = < 0 >;
102 reg = <0x1e630000 0x18>, <0x30000000 0x10000000>;
104 #size-cells = <0>;
[all …]
H A Daspeed-g6.dtsi48 #size-cells = <0>;
54 reg = <0xf00>;
60 reg = <0xf01>;
78 reg = <0x1e6e0000 0x174>;
79 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
95 reg = <0x40461000 0x1000>,
96 <0x40462000 0x1000>,
97 <0x40464000 0x2000>,
98 <0x40466000 0x2000>;
103 reg = <0x1e600000 0x100>;
[all …]
H A Daspeed-g5.dtsi37 #size-cells = <0>;
39 cpu@0 {
42 reg = <0>;
48 reg = <0x80000000 0>;
58 reg = <0x1e620000 0xc4>, <0x20000000 0x10000000>;
60 #size-cells = <0>;
65 flash@0 {
66 reg = < 0 >;
89 reg = <0x1e630000 0xc4>, <0x30000000 0x08000000>;
91 #size-cells = <0>;
[all …]