Home
last modified time | relevance | path

Searched full:mcus (Results 1 – 25 of 32) sorted by relevance

12

/openbmc/linux/Documentation/arch/arm/stm32/
H A Doverview.rst9 Cortex-M microcontrollers (MCUs) are supported by the 'STM32' platform of
15 For MCUs, use the provided default configuration:
H A Dstm32f769-overview.rst32 …st_com/en/products/microcontrollers/stm32-32-bit-arm-cortex-mcus/stm32-high-performance-mcus/stm32…
H A Dstm32f746-overview.rst30 …t.com/content/st_com/en/products/microcontrollers/stm32-32-bit-arm-cortex-mcus/stm32f7-series/stm3…
/openbmc/linux/drivers/gpu/drm/stm/
H A DKconfig13 STMicroelectronics STM32 MCUs.
/openbmc/qemu/include/hw/misc/
H A Dstm32l4x5_syscfg.h20 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
H A Dstm32l4x5_exti.h20 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
H A Dstm32l4x5_rcc.h13 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/qemu/include/hw/char/
H A Dstm32l4x5_usart.h15 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/qemu/target/avr/
H A Dcpu.c253 * This type of AVR core is present in the following AVR MCUs:
295 * This type of AVR core is present in the following AVR MCUs:
326 * This type of AVR core is present in the following AVR MCUs:
/openbmc/qemu/include/hw/gpio/
H A Dstm32l4x5_gpio.h15 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/linux/Documentation/devicetree/bindings/input/
H A Dcypress,tm2-touchkey.yaml14 Samsung devices. They are implemented using many different MCUs, but use
/openbmc/qemu/include/hw/arm/
H A Dstm32l4x5_soc.h20 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/linux/Documentation/devicetree/bindings/media/
H A Dallegro,al5e.yaml18 MCUs share an interrupt.
/openbmc/qemu/docs/system/arm/
H A Dstm32.rst7 .. _STM32: https://www.st.com/en/microcontrollers-microprocessors/stm32-32-bit-arm-cortex-mcus.html
/openbmc/linux/drivers/edac/
H A Dxgene_edac.c56 struct list_head mcus; member
259 * we must only enable top level interrupt after all MCUs are in xgene_edac_mc_irq_ctl()
263 * MCUs and registered MCUs. in xgene_edac_mc_irq_ctl()
421 list_add(&ctx->next, &edac->mcus); in xgene_edac_mc_add()
1826 list_for_each_entry(mcu, &ctx->mcus, next) in xgene_edac_isr()
1857 INIT_LIST_HEAD(&edac->mcus); in xgene_edac_probe()
1973 list_for_each_entry_safe(mcu, temp_mcu, &edac->mcus, next) in xgene_edac_remove()
/openbmc/u-boot/doc/device-tree-bindings/pinctrl/
H A Dst,stm32-pinctrl.txt3 STMicroelectronics's STM32 MCUs intregrate a GPIO and Pin mux/config hardware
/openbmc/linux/Documentation/arch/arm/
H A Dmicrochip.rst160 * ARM Cortex-M7 MCUs
/openbmc/linux/drivers/dma/
H A DKconfig564 STM32 MCUs.
573 STM32 MCUs.
/openbmc/linux/Documentation/devicetree/bindings/pinctrl/
H A Dst,stm32-pinctrl.yaml14 STMicroelectronics's STM32 MCUs intregrate a GPIO and Pin mux/config hardware
/openbmc/linux/drivers/reset/
H A DKconfig229 - RCC reset controller in STM32 MCUs
/openbmc/qemu/hw/misc/
H A Dstm32l4x5_exti.c21 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
H A Dstm32l4x5_syscfg.c20 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/qemu/hw/gpio/
H A Dstm32l4x5_gpio.c15 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/qemu/hw/arm/
H A Dstm32l4x5_soc.c20 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.
/openbmc/qemu/hw/char/
H A Dstm32l4x5_usart.c15 * for STM32L4x5 and STM32L4x6 advanced Arm ® -based 32-bit MCUs.

12