/openbmc/linux/drivers/clk/samsung/ |
H A D | clk-exynos5260.h | 15 #define MUX_SEL_AUD 0x0200 16 #define MUX_ENABLE_AUD 0x0300 17 #define MUX_STAT_AUD 0x0400 18 #define MUX_IGNORE_AUD 0x0500 19 #define DIV_AUD0 0x0600 20 #define DIV_AUD1 0x0604 21 #define DIV_STAT_AUD0 0x0700 22 #define DIV_STAT_AUD1 0x0704 23 #define EN_ACLK_AUD 0x0800 24 #define EN_PCLK_AUD 0x0900 [all …]
|
H A D | clk-exynos7.c | 13 /* Register Offset definitions for CMU_TOPC (0x10570000) */ 14 #define CC_PLL_LOCK 0x0000 15 #define BUS0_PLL_LOCK 0x0004 16 #define BUS1_DPLL_LOCK 0x0008 17 #define MFC_PLL_LOCK 0x000C 18 #define AUD_PLL_LOCK 0x0010 19 #define CC_PLL_CON0 0x0100 20 #define BUS0_PLL_CON0 0x0110 21 #define BUS1_DPLL_CON0 0x0120 22 #define MFC_PLL_CON0 0x0130 [all …]
|
H A D | clk-exynos5433.c | 50 #define ISP_PLL_LOCK 0x0000 51 #define AUD_PLL_LOCK 0x0004 52 #define ISP_PLL_CON0 0x0100 53 #define ISP_PLL_CON1 0x0104 54 #define ISP_PLL_FREQ_DET 0x0108 55 #define AUD_PLL_CON0 0x0110 56 #define AUD_PLL_CON1 0x0114 57 #define AUD_PLL_CON2 0x0118 58 #define AUD_PLL_FREQ_DET 0x011c 59 #define MUX_SEL_TOP0 0x0200 [all …]
|
/openbmc/linux/include/pcmcia/ |
H A D | ciscode.h | 17 #define MANFID_3COM 0x0101 18 #define PRODID_3COM_3CXEM556 0x0035 19 #define PRODID_3COM_3CCFEM556 0x0556 20 #define PRODID_3COM_3C562 0x0562 22 #define MANFID_ACCTON 0x01bf 23 #define PRODID_ACCTON_EN2226 0x010a 25 #define MANFID_ADAPTEC 0x012f 26 #define PRODID_ADAPTEC_SCSI 0x0001 28 #define MANFID_ATT 0xffff 29 #define PRODID_ATT_KIT 0x0100 [all …]
|
/openbmc/linux/drivers/media/i2c/ |
H A D | imx355.c | 14 #define IMX355_REG_MODE_SELECT 0x0100 15 #define IMX355_MODE_STANDBY 0x00 16 #define IMX355_MODE_STREAMING 0x01 19 #define IMX355_REG_CHIP_ID 0x0016 20 #define IMX355_CHIP_ID 0x0355 23 #define IMX355_REG_FLL 0x0340 24 #define IMX355_FLL_MAX 0xffff 27 #define IMX355_REG_EXPOSURE 0x0202 30 #define IMX355_EXPOSURE_DEFAULT 0x0282 33 #define IMX355_REG_ANALOG_GAIN 0x0204 [all …]
|
H A D | hi847.c | 25 #define HI847_REG_CHIP_ID 0x0716 26 #define HI847_CHIP_ID 0x0847 28 #define HI847_REG_MODE_SELECT 0x0B00 29 #define HI847_MODE_STANDBY 0x0000 30 #define HI847_MODE_STREAMING 0x0100 32 #define HI847_REG_MODE_TG 0x027E 33 #define HI847_REG_MODE_TG_ENABLE 0x0100 34 #define HI847_REG_MODE_TG_DISABLE 0x0000 37 #define HI847_REG_FLL 0x020E 38 #define HI847_FLL_30FPS 0x0B51 [all …]
|
/openbmc/u-boot/drivers/gpio/ |
H A D | mxs_gpio.c | 17 #define PINCTRL_DOUT(n) (0x0500 + ((n) * 0x10)) 18 #define PINCTRL_DIN(n) (0x0600 + ((n) * 0x10)) 19 #define PINCTRL_DOE(n) (0x0700 + ((n) * 0x10)) 20 #define PINCTRL_PIN2IRQ(n) (0x0800 + ((n) * 0x10)) 21 #define PINCTRL_IRQEN(n) (0x0900 + ((n) * 0x10)) 22 #define PINCTRL_IRQSTAT(n) (0x0c00 + ((n) * 0x10)) 25 #define PINCTRL_DOUT(n) (0x0700 + ((n) * 0x10)) 26 #define PINCTRL_DIN(n) (0x0900 + ((n) * 0x10)) 27 #define PINCTRL_DOE(n) (0x0b00 + ((n) * 0x10)) 28 #define PINCTRL_PIN2IRQ(n) (0x1000 + ((n) * 0x10)) [all …]
|
/openbmc/linux/arch/x86/boot/ |
H A D | video.h | 25 * of compatibility when extending the table. These are between 0x00 and 0xff. 27 #define VIDEO_FIRST_MENU 0x0000 29 /* Standard BIOS video modes (BIOS number + 0x0100) */ 30 #define VIDEO_FIRST_BIOS 0x0100 32 /* VESA BIOS video modes (VESA number + 0x0200) */ 33 #define VIDEO_FIRST_VESA 0x0200 35 /* Video7 special modes (BIOS number + 0x0900) */ 36 #define VIDEO_FIRST_V7 0x0900 39 #define VIDEO_FIRST_SPECIAL 0x0f00 40 #define VIDEO_80x25 0x0f00 [all …]
|
/openbmc/linux/arch/arm/mach-omap2/ |
H A D | cm81xx.h | 13 #define TI81XX_CM_ACTIVE_MOD 0x0400 /* 256B */ 14 #define TI81XX_CM_DEFAULT_MOD 0x0500 /* 256B */ 15 #define TI81XX_CM_ALWON_MOD 0x1400 /* 1KB */ 16 #define TI81XX_CM_SGX_MOD 0x0900 /* 256B */ 19 #define TI816X_CM_IVAHD0_MOD 0x0600 /* 256B */ 20 #define TI816X_CM_IVAHD1_MOD 0x0700 /* 256B */ 21 #define TI816X_CM_IVAHD2_MOD 0x0800 /* 256B */ 24 #define TI81XX_CM_ALWON_L3_SLOW_CLKDM 0x0000 25 #define TI81XX_CM_ALWON_L3_MED_CLKDM 0x0004 26 #define TI81XX_CM_ETHERNET_CLKDM 0x0004 [all …]
|
H A D | cm2_54xx.h | 22 #define OMAP54XX_CM_CORE_BASE 0x4a008000 28 #define OMAP54XX_CM_CORE_OCP_SOCKET_INST 0x0000 29 #define OMAP54XX_CM_CORE_CKGEN_INST 0x0100 30 #define OMAP54XX_CM_CORE_COREAON_INST 0x0600 31 #define OMAP54XX_CM_CORE_CORE_INST 0x0700 32 #define OMAP54XX_CM_CORE_IVA_INST 0x1200 33 #define OMAP54XX_CM_CORE_CAM_INST 0x1300 34 #define OMAP54XX_CM_CORE_DSS_INST 0x1400 35 #define OMAP54XX_CM_CORE_GPU_INST 0x1500 36 #define OMAP54XX_CM_CORE_L3INIT_INST 0x1600 [all …]
|
H A D | cm33xx.h | 17 #define AM33XX_CM_BASE 0x44e00000 23 #define AM33XX_CM_PER_MOD 0x0000 24 #define AM33XX_CM_WKUP_MOD 0x0400 25 #define AM33XX_CM_DPLL_MOD 0x0500 26 #define AM33XX_CM_MPU_MOD 0x0600 27 #define AM33XX_CM_DEVICE_MOD 0x0700 28 #define AM33XX_CM_RTC_MOD 0x0800 29 #define AM33XX_CM_GFX_MOD 0x0900 30 #define AM33XX_CM_CEFUSE_MOD 0x0A00 33 #define AM33XX_CM_PER_L4LS_CLKSTCTRL_OFFSET 0x0000 [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/phy/ |
H A D | mediatek,tphy.yaml | 15 controllers on MediaTek SoCs, includes USB2.0, USB3.0, PCIe and SATA. 22 shared 0x0000 SPLLC 23 0x0100 FMREG 24 u2 port0 0x0800 U2PHY_COM 25 u3 port0 0x0900 U3PHYD 26 0x0a00 U3PHYD_BANK2 27 0x0b00 U3PHYA 28 0x0c00 U3PHYA_DA 29 u2 port1 0x1000 U2PHY_COM 30 u3 port1 0x1100 U3PHYD [all …]
|
/openbmc/linux/drivers/net/fddi/skfp/h/ |
H A D | fplustm.h | 113 #define VOID_FRAME_OFF 0x00 114 #define CLAIM_FRAME_OFF 0x08 115 #define BEACON_FRAME_OFF 0x10 116 #define DBEACON_FRAME_OFF 0x18 117 #define RX_FIFO_OFF 0x21 /* to get a prime number for */ 120 #define RBC_MEM_SIZE 0x8000 121 #define SEND_ASYNC_AS_SYNC 0x1 122 #define SYNC_TRAFFIC_ON 0x2 125 #define RX_FIFO_SPACE 0x4000 - RX_FIFO_OFF 126 #define TX_FIFO_SPACE 0x4000 [all …]
|
/openbmc/u-boot/drivers/usb/musb/ |
H A D | musb_hcd.h | 24 #define MUSB_CONTROL_EP 0 42 #define RH_INTERFACE 0x01 43 #define RH_ENDPOINT 0x02 44 #define RH_OTHER 0x03 46 #define RH_CLASS 0x20 47 #define RH_VENDOR 0x40 50 #define RH_GET_STATUS 0x0080 51 #define RH_CLEAR_FEATURE 0x0100 52 #define RH_SET_FEATURE 0x0300 53 #define RH_SET_ADDRESS 0x0500 [all …]
|
/openbmc/u-boot/drivers/usb/host/ |
H A D | sl811.h | 11 #define PDEBUG(level, fmt, args...) do {} while(0) 15 #define SL811_CTRL_A 0x00 16 #define SL811_ADDR_A 0x01 17 #define SL811_LEN_A 0x02 18 #define SL811_STS_A 0x03 /* read */ 19 #define SL811_PIDEP_A 0x03 /* write */ 20 #define SL811_CNT_A 0x04 /* read */ 21 #define SL811_DEV_A 0x04 /* write */ 22 #define SL811_CTRL1 0x05 23 #define SL811_INTR 0x06 [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/omap/ |
H A D | dra72x.dtsi | 27 target-module@5b000 { /* 0x4845b000, ap 59 46.0 */ 29 reg = <0x5b000 0x4>, 30 <0x5b010 0x4>; 36 clocks = <&cam_clkctrl DRA7_CAM_VIP2_CLKCTRL 0>; 40 ranges = <0x0 0x5b000 0x1000>; 42 cal: cal@0 { 44 reg = <0x0000 0x400>, 45 <0x0800 0x40>, 46 <0x0900 0x40>; 51 ti,camerrx-control = <&scm_conf 0xE94>; [all …]
|
H A D | dra76x.dtsi | 14 ranges = <0x0 0x42c00000 0x2000>; 17 reg = <0x42c01900 0x4>, 18 <0x42c01904 0x4>, 19 <0x42c01908 0x4>; 24 clocks = <&wkupaon_clkctrl DRA7_WKUPAON_ADC_CLKCTRL 0>; 29 reg = <0x1a00 0x4000>, <0x0 0x18FC>; 37 bosch,mram-cfg = <0x0 0 0 32 0 0 1 1>; 45 target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */ 47 reg = <0x1b0000 0x4>, 48 <0x1b0010 0x4>; [all …]
|
/openbmc/openbmc/poky/meta/recipes-core/glibc/ldconfig-native-2.12.1/ |
H A D | add-riscv-support.patch | 33 case 0: 41 #define FLAG_ARM_LIBHF 0x0900 42 #define FLAG_AARCH64_LIB64 0x0a00 43 #define FLAG_ARM_LIBSF 0x0b00 44 +#define FLAG_RISCV_FLOAT_ABI_SOFT 0x0f00 45 +#define FLAG_RISCV_FLOAT_ABI_DOUBLE 0x1000 75 error(0, 0, "%s is a 64-bit ELF for unknown machine %lx\n",
|
/openbmc/linux/arch/m68k/include/asm/ |
H A D | mcfpit.h | 18 #define MCFPIT_PCSR 0x0 /* PIT control register */ 19 #define MCFPIT_PMR 0x2 /* PIT modulus register */ 20 #define MCFPIT_PCNTR 0x4 /* PIT count register */ 25 #define MCFPIT_PCSR_CLK1 0x0000 /* System clock divisor */ 26 #define MCFPIT_PCSR_CLK2 0x0100 /* System clock divisor */ 27 #define MCFPIT_PCSR_CLK4 0x0200 /* System clock divisor */ 28 #define MCFPIT_PCSR_CLK8 0x0300 /* System clock divisor */ 29 #define MCFPIT_PCSR_CLK16 0x0400 /* System clock divisor */ 30 #define MCFPIT_PCSR_CLK32 0x0500 /* System clock divisor */ 31 #define MCFPIT_PCSR_CLK64 0x0600 /* System clock divisor */ [all …]
|
/openbmc/linux/drivers/usb/serial/ |
H A D | navman.c | 21 { USB_DEVICE(0x0a99, 0x0001) }, /* Talon Technology device */ 22 { USB_DEVICE(0x0df7, 0x0900) }, /* Mobile Action i-gotU */ 35 case 0: in navman_read_int_callback() 68 int result = 0; in navman_open()
|
/openbmc/linux/drivers/gpio/ |
H A D | gpio-mxs.c | 22 #define MXS_SET 0x4 23 #define MXS_CLR 0x8 25 #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10) 26 #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10) 27 #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10) 28 #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10) 29 #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10) 30 #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10) 31 #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10) 32 #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10) [all …]
|
/openbmc/u-boot/drivers/ddr/altera/ |
H A D | sequencer.h | 18 #define RW_MGR_RUN_SINGLE_GROUP_OFFSET 0x0 19 #define RW_MGR_RUN_ALL_GROUPS_OFFSET 0x0400 20 #define RW_MGR_RESET_READ_DATAPATH_OFFSET 0x1000 21 #define RW_MGR_SET_CS_AND_ODT_MASK_OFFSET 0x1400 22 #define RW_MGR_INST_ROM_WRITE_OFFSET 0x1800 23 #define RW_MGR_AC_ROM_WRITE_OFFSET 0x1C00 27 #define RW_MGR_RANK_NONE 0xFF 28 #define RW_MGR_RANK_ALL 0x00 30 #define RW_MGR_ODT_MODE_OFF 0 41 #define PASS_ONE_BIT 0 [all …]
|
/openbmc/linux/drivers/net/dsa/mv88e6xxx/ |
H A D | port.h | 16 /* Offset 0x00: Port Status Register */ 17 #define MV88E6XXX_PORT_STS 0x00 18 #define MV88E6XXX_PORT_STS_PAUSE_EN 0x8000 19 #define MV88E6XXX_PORT_STS_MY_PAUSE 0x4000 20 #define MV88E6XXX_PORT_STS_HD_FLOW 0x2000 21 #define MV88E6XXX_PORT_STS_PHY_DETECT 0x1000 22 #define MV88E6250_PORT_STS_LINK 0x1000 23 #define MV88E6250_PORT_STS_PORTMODE_MASK 0x0f00 24 #define MV88E6250_PORT_STS_PORTMODE_PHY_10_HALF 0x0800 25 #define MV88E6250_PORT_STS_PORTMODE_PHY_100_HALF 0x0900 [all …]
|
/openbmc/linux/drivers/tty/serial/ |
H A D | dz.h | 18 #define DZ_TRDY 0x8000 /* Transmitter empty */ 19 #define DZ_TIE 0x4000 /* Transmitter Interrupt Enbl */ 20 #define DZ_TLINE 0x0300 /* Transmitter Line Number */ 21 #define DZ_RDONE 0x0080 /* Receiver data ready */ 22 #define DZ_RIE 0x0040 /* Receive Interrupt Enable */ 23 #define DZ_MSE 0x0020 /* Master Scan Enable */ 24 #define DZ_CLR 0x0010 /* Master reset */ 25 #define DZ_MAINT 0x0008 /* Loop Back Mode */ 30 #define DZ_RBUF_MASK 0x00FF /* Data Mask */ 31 #define DZ_LINE_MASK 0x0300 /* Line Mask */ [all …]
|
/openbmc/linux/arch/mips/include/asm/mach-ar7/ |
H A D | ar7.h | 16 #define AR7_SDRAM_BASE 0x14000000 18 #define AR7_REGS_BASE 0x08610000 20 #define AR7_REGS_MAC0 (AR7_REGS_BASE + 0x0000) 21 #define AR7_REGS_GPIO (AR7_REGS_BASE + 0x0900) 22 /* 0x08610A00 - 0x08610BFF (512 bytes, 128 bytes / clock) */ 23 #define AR7_REGS_POWER (AR7_REGS_BASE + 0x0a00) 24 #define AR7_REGS_CLOCKS (AR7_REGS_POWER + 0x80) 25 #define UR8_REGS_CLOCKS (AR7_REGS_POWER + 0x20) 26 #define AR7_REGS_UART0 (AR7_REGS_BASE + 0x0e00) 27 #define AR7_REGS_USB (AR7_REGS_BASE + 0x1200) [all …]
|