Searched refs:ref_and_mask_cp0 (Results 1 – 13 of 13) sorted by relevance
30 u32 ref_and_mask_cp0; member
260 .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
223 .ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK,
249 .ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK,
355 .ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK,
318 .ref_and_mask_cp0 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP0_MASK,
370 .ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK,
325 .ref_and_mask_cp0 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP0_MASK,
328 .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
2497 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0; in gfx_v9_4_3_ring_emit_hdp_flush()
5269 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0; in gfx_v11_0_ring_emit_hdp_flush()
5129 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0; in gfx_v9_0_ring_emit_hdp_flush()
8273 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0; in gfx_v10_0_ring_emit_hdp_flush()