1225cef9dSHawking Zhang /*
2225cef9dSHawking Zhang  * Copyright 2019 Advanced Micro Devices, Inc.
3225cef9dSHawking Zhang  *
4225cef9dSHawking Zhang  * Permission is hereby granted, free of charge, to any person obtaining a
5225cef9dSHawking Zhang  * copy of this software and associated documentation files (the "Software"),
6225cef9dSHawking Zhang  * to deal in the Software without restriction, including without limitation
7225cef9dSHawking Zhang  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8225cef9dSHawking Zhang  * and/or sell copies of the Software, and to permit persons to whom the
9225cef9dSHawking Zhang  * Software is furnished to do so, subject to the following conditions:
10225cef9dSHawking Zhang  *
11225cef9dSHawking Zhang  * The above copyright notice and this permission notice shall be included in
12225cef9dSHawking Zhang  * all copies or substantial portions of the Software.
13225cef9dSHawking Zhang  *
14225cef9dSHawking Zhang  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15225cef9dSHawking Zhang  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16225cef9dSHawking Zhang  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17225cef9dSHawking Zhang  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18225cef9dSHawking Zhang  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19225cef9dSHawking Zhang  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20225cef9dSHawking Zhang  * OTHER DEALINGS IN THE SOFTWARE.
21225cef9dSHawking Zhang  *
22225cef9dSHawking Zhang  */
23225cef9dSHawking Zhang #include "amdgpu.h"
24225cef9dSHawking Zhang #include "amdgpu_atombios.h"
25225cef9dSHawking Zhang #include "nbio_v2_3.h"
26225cef9dSHawking Zhang 
27225cef9dSHawking Zhang #include "nbio/nbio_2_3_default.h"
28225cef9dSHawking Zhang #include "nbio/nbio_2_3_offset.h"
29225cef9dSHawking Zhang #include "nbio/nbio_2_3_sh_mask.h"
30923c087aSYong Zhao #include <uapi/linux/kfd_ioctl.h>
31*32121a75SAlex Deucher #include <linux/device.h>
32f1213b15SEvan Quan #include <linux/pci.h>
33225cef9dSHawking Zhang 
34225cef9dSHawking Zhang #define smnPCIE_CONFIG_CNTL	0x11180044
35225cef9dSHawking Zhang #define smnCPM_CONTROL		0x11180460
36225cef9dSHawking Zhang #define smnPCIE_CNTL2		0x11180070
37f1213b15SEvan Quan #define smnPCIE_LC_CNTL		0x11140280
38e1edaeafSLikun Gao #define smnPCIE_LC_CNTL3	0x111402d4
39e1edaeafSLikun Gao #define smnPCIE_LC_CNTL6	0x111402ec
40e1edaeafSLikun Gao #define smnPCIE_LC_CNTL7	0x111402f0
41e1edaeafSLikun Gao #define smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2	0x1014008c
42e1edaeafSLikun Gao #define smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL	0x10123538
43e1edaeafSLikun Gao #define smnBIF_CFG_DEV0_EPF0_PCIE_LTR_CAP	0x10140324
44e1edaeafSLikun Gao #define smnPSWUSP0_PCIE_LC_CNTL2		0x111402c4
45e1edaeafSLikun Gao #define smnNBIF_MGCG_CTRL_LCLK			0x1013a21c
46225cef9dSHawking Zhang 
47157e72e8SLikun Gao #define mmBIF_SDMA2_DOORBELL_RANGE		0x01d6
48157e72e8SLikun Gao #define mmBIF_SDMA2_DOORBELL_RANGE_BASE_IDX	2
49157e72e8SLikun Gao #define mmBIF_SDMA3_DOORBELL_RANGE		0x01d7
50157e72e8SLikun Gao #define mmBIF_SDMA3_DOORBELL_RANGE_BASE_IDX	2
51923c087aSYong Zhao 
5271ac5c1fSLeo Liu #define mmBIF_MMSCH1_DOORBELL_RANGE		0x01d8
5371ac5c1fSLeo Liu #define mmBIF_MMSCH1_DOORBELL_RANGE_BASE_IDX	2
5471ac5c1fSLeo Liu 
555a5da8aeSEvan Quan #define smnPCIE_LC_LINK_WIDTH_CNTL		0x11140288
565a5da8aeSEvan Quan 
57369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG0_MASK	0x00001000L /* Don't use.  Firmware uses this bit internally */
58369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG1_MASK	0x00002000L
59369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG2_MASK	0x00004000L
60369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG3_MASK	0x00008000L
61369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG4_MASK	0x00010000L
62369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG5_MASK	0x00020000L
63369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG6_MASK	0x00040000L
64369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG7_MASK	0x00080000L
65369b7d04SAlex Deucher #define GPU_HDP_FLUSH_DONE__RSVD_ENG8_MASK	0x00100000L
66369b7d04SAlex Deucher 
nbio_v2_3_remap_hdp_registers(struct amdgpu_device * adev)67923c087aSYong Zhao static void nbio_v2_3_remap_hdp_registers(struct amdgpu_device *adev)
68923c087aSYong Zhao {
69923c087aSYong Zhao 	WREG32_SOC15(NBIO, 0, mmREMAP_HDP_MEM_FLUSH_CNTL,
70923c087aSYong Zhao 		adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL);
71923c087aSYong Zhao 	WREG32_SOC15(NBIO, 0, mmREMAP_HDP_REG_FLUSH_CNTL,
72923c087aSYong Zhao 		adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_REG_FLUSH_CNTL);
73923c087aSYong Zhao }
74923c087aSYong Zhao 
nbio_v2_3_get_rev_id(struct amdgpu_device * adev)75225cef9dSHawking Zhang static u32 nbio_v2_3_get_rev_id(struct amdgpu_device *adev)
76225cef9dSHawking Zhang {
77de21e4aeSBokun Zhang 	u32 tmp;
78225cef9dSHawking Zhang 
79de21e4aeSBokun Zhang 	/*
80de21e4aeSBokun Zhang 	 * guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0,
81de21e4aeSBokun Zhang 	 * therefore we force rev_id to 0 (which is the default value)
82de21e4aeSBokun Zhang 	 */
83de21e4aeSBokun Zhang 	if (amdgpu_sriov_vf(adev)) {
84de21e4aeSBokun Zhang 		return 0;
85de21e4aeSBokun Zhang 	}
86de21e4aeSBokun Zhang 
87de21e4aeSBokun Zhang 	tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
88225cef9dSHawking Zhang 	tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
89225cef9dSHawking Zhang 	tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
90225cef9dSHawking Zhang 
91225cef9dSHawking Zhang 	return tmp;
92225cef9dSHawking Zhang }
93225cef9dSHawking Zhang 
nbio_v2_3_mc_access_enable(struct amdgpu_device * adev,bool enable)94225cef9dSHawking Zhang static void nbio_v2_3_mc_access_enable(struct amdgpu_device *adev, bool enable)
95225cef9dSHawking Zhang {
96225cef9dSHawking Zhang 	if (enable)
97225cef9dSHawking Zhang 		WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
98225cef9dSHawking Zhang 			     BIF_FB_EN__FB_READ_EN_MASK |
99225cef9dSHawking Zhang 			     BIF_FB_EN__FB_WRITE_EN_MASK);
100225cef9dSHawking Zhang 	else
101225cef9dSHawking Zhang 		WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
102225cef9dSHawking Zhang }
103225cef9dSHawking Zhang 
nbio_v2_3_get_memsize(struct amdgpu_device * adev)104225cef9dSHawking Zhang static u32 nbio_v2_3_get_memsize(struct amdgpu_device *adev)
105225cef9dSHawking Zhang {
106225cef9dSHawking Zhang 	return RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_RCC_CONFIG_MEMSIZE);
107225cef9dSHawking Zhang }
108225cef9dSHawking Zhang 
nbio_v2_3_sdma_doorbell_range(struct amdgpu_device * adev,int instance,bool use_doorbell,int doorbell_index,int doorbell_size)109225cef9dSHawking Zhang static void nbio_v2_3_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
110225cef9dSHawking Zhang 					  bool use_doorbell, int doorbell_index,
111225cef9dSHawking Zhang 					  int doorbell_size)
112225cef9dSHawking Zhang {
113225cef9dSHawking Zhang 	u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
114157e72e8SLikun Gao 			instance == 1 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE) :
115157e72e8SLikun Gao 			instance == 2 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA2_DOORBELL_RANGE) :
116157e72e8SLikun Gao 			SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA3_DOORBELL_RANGE);
117225cef9dSHawking Zhang 
118225cef9dSHawking Zhang 	u32 doorbell_range = RREG32(reg);
119225cef9dSHawking Zhang 
120225cef9dSHawking Zhang 	if (use_doorbell) {
121225cef9dSHawking Zhang 		doorbell_range = REG_SET_FIELD(doorbell_range,
122225cef9dSHawking Zhang 					       BIF_SDMA0_DOORBELL_RANGE, OFFSET,
123225cef9dSHawking Zhang 					       doorbell_index);
124225cef9dSHawking Zhang 		doorbell_range = REG_SET_FIELD(doorbell_range,
125225cef9dSHawking Zhang 					       BIF_SDMA0_DOORBELL_RANGE, SIZE,
126225cef9dSHawking Zhang 					       doorbell_size);
127225cef9dSHawking Zhang 	} else
128225cef9dSHawking Zhang 		doorbell_range = REG_SET_FIELD(doorbell_range,
129225cef9dSHawking Zhang 					       BIF_SDMA0_DOORBELL_RANGE, SIZE,
130225cef9dSHawking Zhang 					       0);
131225cef9dSHawking Zhang 
132225cef9dSHawking Zhang 	WREG32(reg, doorbell_range);
133225cef9dSHawking Zhang }
134225cef9dSHawking Zhang 
nbio_v2_3_vcn_doorbell_range(struct amdgpu_device * adev,bool use_doorbell,int doorbell_index,int instance)135225cef9dSHawking Zhang static void nbio_v2_3_vcn_doorbell_range(struct amdgpu_device *adev, bool use_doorbell,
136989b6a05SJames Zhu 					 int doorbell_index, int instance)
137225cef9dSHawking Zhang {
13871ac5c1fSLeo Liu 	u32 reg = instance ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_MMSCH1_DOORBELL_RANGE) :
13971ac5c1fSLeo Liu 		SOC15_REG_OFFSET(NBIO, 0, mmBIF_MMSCH0_DOORBELL_RANGE);
140225cef9dSHawking Zhang 
141225cef9dSHawking Zhang 	u32 doorbell_range = RREG32(reg);
142225cef9dSHawking Zhang 
143225cef9dSHawking Zhang 	if (use_doorbell) {
144225cef9dSHawking Zhang 		doorbell_range = REG_SET_FIELD(doorbell_range,
145225cef9dSHawking Zhang 					       BIF_MMSCH0_DOORBELL_RANGE, OFFSET,
146225cef9dSHawking Zhang 					       doorbell_index);
147225cef9dSHawking Zhang 		doorbell_range = REG_SET_FIELD(doorbell_range,
148225cef9dSHawking Zhang 					       BIF_MMSCH0_DOORBELL_RANGE, SIZE, 8);
149225cef9dSHawking Zhang 	} else
150225cef9dSHawking Zhang 		doorbell_range = REG_SET_FIELD(doorbell_range,
151225cef9dSHawking Zhang 					       BIF_MMSCH0_DOORBELL_RANGE, SIZE, 0);
152225cef9dSHawking Zhang 
153225cef9dSHawking Zhang 	WREG32(reg, doorbell_range);
154225cef9dSHawking Zhang }
155225cef9dSHawking Zhang 
nbio_v2_3_enable_doorbell_aperture(struct amdgpu_device * adev,bool enable)156225cef9dSHawking Zhang static void nbio_v2_3_enable_doorbell_aperture(struct amdgpu_device *adev,
157225cef9dSHawking Zhang 					       bool enable)
158225cef9dSHawking Zhang {
159225cef9dSHawking Zhang 	WREG32_FIELD15(NBIO, 0, RCC_DEV0_EPF0_RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN,
160225cef9dSHawking Zhang 		       enable ? 1 : 0);
161225cef9dSHawking Zhang }
162225cef9dSHawking Zhang 
nbio_v2_3_enable_doorbell_selfring_aperture(struct amdgpu_device * adev,bool enable)163225cef9dSHawking Zhang static void nbio_v2_3_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
164225cef9dSHawking Zhang 							bool enable)
165225cef9dSHawking Zhang {
166225cef9dSHawking Zhang 	u32 tmp = 0;
167225cef9dSHawking Zhang 
168225cef9dSHawking Zhang 	if (enable) {
169225cef9dSHawking Zhang 		tmp = REG_SET_FIELD(tmp, BIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
170225cef9dSHawking Zhang 				    DOORBELL_SELFRING_GPA_APER_EN, 1) |
171225cef9dSHawking Zhang 		      REG_SET_FIELD(tmp, BIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
172225cef9dSHawking Zhang 				    DOORBELL_SELFRING_GPA_APER_MODE, 1) |
173225cef9dSHawking Zhang 		      REG_SET_FIELD(tmp, BIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
174225cef9dSHawking Zhang 				    DOORBELL_SELFRING_GPA_APER_SIZE, 0);
175225cef9dSHawking Zhang 
176225cef9dSHawking Zhang 		WREG32_SOC15(NBIO, 0, mmBIF_BX_PF_DOORBELL_SELFRING_GPA_APER_BASE_LOW,
177225cef9dSHawking Zhang 			     lower_32_bits(adev->doorbell.base));
178225cef9dSHawking Zhang 		WREG32_SOC15(NBIO, 0, mmBIF_BX_PF_DOORBELL_SELFRING_GPA_APER_BASE_HIGH,
179225cef9dSHawking Zhang 			     upper_32_bits(adev->doorbell.base));
180225cef9dSHawking Zhang 	}
181225cef9dSHawking Zhang 
182225cef9dSHawking Zhang 	WREG32_SOC15(NBIO, 0, mmBIF_BX_PF_DOORBELL_SELFRING_GPA_APER_CNTL,
183225cef9dSHawking Zhang 		     tmp);
184225cef9dSHawking Zhang }
185225cef9dSHawking Zhang 
186225cef9dSHawking Zhang 
nbio_v2_3_ih_doorbell_range(struct amdgpu_device * adev,bool use_doorbell,int doorbell_index)187225cef9dSHawking Zhang static void nbio_v2_3_ih_doorbell_range(struct amdgpu_device *adev,
188225cef9dSHawking Zhang 					bool use_doorbell, int doorbell_index)
189225cef9dSHawking Zhang {
190225cef9dSHawking Zhang 	u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE);
191225cef9dSHawking Zhang 
192225cef9dSHawking Zhang 	if (use_doorbell) {
193225cef9dSHawking Zhang 		ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
194225cef9dSHawking Zhang 						  BIF_IH_DOORBELL_RANGE, OFFSET,
195225cef9dSHawking Zhang 						  doorbell_index);
196225cef9dSHawking Zhang 		ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
197225cef9dSHawking Zhang 						  BIF_IH_DOORBELL_RANGE, SIZE,
198225cef9dSHawking Zhang 						  2);
199225cef9dSHawking Zhang 	} else
200225cef9dSHawking Zhang 		ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
201225cef9dSHawking Zhang 						  BIF_IH_DOORBELL_RANGE, SIZE,
202225cef9dSHawking Zhang 						  0);
203225cef9dSHawking Zhang 
204225cef9dSHawking Zhang 	WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
205225cef9dSHawking Zhang }
206225cef9dSHawking Zhang 
nbio_v2_3_ih_control(struct amdgpu_device * adev)207225cef9dSHawking Zhang static void nbio_v2_3_ih_control(struct amdgpu_device *adev)
208225cef9dSHawking Zhang {
209225cef9dSHawking Zhang 	u32 interrupt_cntl;
210225cef9dSHawking Zhang 
211225cef9dSHawking Zhang 	/* setup interrupt control */
212225cef9dSHawking Zhang 	WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
213225cef9dSHawking Zhang 
214225cef9dSHawking Zhang 	interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
215225cef9dSHawking Zhang 	/*
216225cef9dSHawking Zhang 	 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
217225cef9dSHawking Zhang 	 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
218225cef9dSHawking Zhang 	 */
219225cef9dSHawking Zhang 	interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL,
220225cef9dSHawking Zhang 				       IH_DUMMY_RD_OVERRIDE, 0);
221225cef9dSHawking Zhang 
222225cef9dSHawking Zhang 	/* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
223225cef9dSHawking Zhang 	interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL,
224225cef9dSHawking Zhang 				       IH_REQ_NONSNOOP_EN, 0);
225225cef9dSHawking Zhang 
226225cef9dSHawking Zhang 	WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
227225cef9dSHawking Zhang }
228225cef9dSHawking Zhang 
nbio_v2_3_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)229225cef9dSHawking Zhang static void nbio_v2_3_update_medium_grain_clock_gating(struct amdgpu_device *adev,
230225cef9dSHawking Zhang 						       bool enable)
231225cef9dSHawking Zhang {
232225cef9dSHawking Zhang 	uint32_t def, data;
233225cef9dSHawking Zhang 
234754e9883SEvan Quan 	if (!(adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
235754e9883SEvan Quan 		return;
236754e9883SEvan Quan 
237225cef9dSHawking Zhang 	def = data = RREG32_PCIE(smnCPM_CONTROL);
238754e9883SEvan Quan 	if (enable) {
239225cef9dSHawking Zhang 		data |= (CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
240225cef9dSHawking Zhang 			 CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
241225cef9dSHawking Zhang 			 CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
242225cef9dSHawking Zhang 			 CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
243225cef9dSHawking Zhang 			 CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
244225cef9dSHawking Zhang 			 CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
245225cef9dSHawking Zhang 	} else {
246225cef9dSHawking Zhang 		data &= ~(CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
247225cef9dSHawking Zhang 			  CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
248225cef9dSHawking Zhang 			  CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
249225cef9dSHawking Zhang 			  CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
250225cef9dSHawking Zhang 			  CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
251225cef9dSHawking Zhang 			  CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
252225cef9dSHawking Zhang 	}
253225cef9dSHawking Zhang 
254225cef9dSHawking Zhang 	if (def != data)
255225cef9dSHawking Zhang 		WREG32_PCIE(smnCPM_CONTROL, data);
256225cef9dSHawking Zhang }
257225cef9dSHawking Zhang 
nbio_v2_3_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)258225cef9dSHawking Zhang static void nbio_v2_3_update_medium_grain_light_sleep(struct amdgpu_device *adev,
259225cef9dSHawking Zhang 						      bool enable)
260225cef9dSHawking Zhang {
261225cef9dSHawking Zhang 	uint32_t def, data;
262225cef9dSHawking Zhang 
263754e9883SEvan Quan 	if (!(adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
264754e9883SEvan Quan 		return;
265754e9883SEvan Quan 
266225cef9dSHawking Zhang 	def = data = RREG32_PCIE(smnPCIE_CNTL2);
267754e9883SEvan Quan 	if (enable) {
268225cef9dSHawking Zhang 		data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
269225cef9dSHawking Zhang 			 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
270225cef9dSHawking Zhang 			 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
271225cef9dSHawking Zhang 	} else {
272225cef9dSHawking Zhang 		data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
273225cef9dSHawking Zhang 			  PCIE_CNTL2__MST_MEM_LS_EN_MASK |
274225cef9dSHawking Zhang 			  PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
275225cef9dSHawking Zhang 	}
276225cef9dSHawking Zhang 
277225cef9dSHawking Zhang 	if (def != data)
278225cef9dSHawking Zhang 		WREG32_PCIE(smnPCIE_CNTL2, data);
279225cef9dSHawking Zhang }
280225cef9dSHawking Zhang 
nbio_v2_3_get_clockgating_state(struct amdgpu_device * adev,u64 * flags)281225cef9dSHawking Zhang static void nbio_v2_3_get_clockgating_state(struct amdgpu_device *adev,
28225faeddcSEvan Quan 					    u64 *flags)
283225cef9dSHawking Zhang {
284225cef9dSHawking Zhang 	int data;
285225cef9dSHawking Zhang 
286225cef9dSHawking Zhang 	/* AMD_CG_SUPPORT_BIF_MGCG */
287225cef9dSHawking Zhang 	data = RREG32_PCIE(smnCPM_CONTROL);
288225cef9dSHawking Zhang 	if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
289225cef9dSHawking Zhang 		*flags |= AMD_CG_SUPPORT_BIF_MGCG;
290225cef9dSHawking Zhang 
291225cef9dSHawking Zhang 	/* AMD_CG_SUPPORT_BIF_LS */
292225cef9dSHawking Zhang 	data = RREG32_PCIE(smnPCIE_CNTL2);
293225cef9dSHawking Zhang 	if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
294225cef9dSHawking Zhang 		*flags |= AMD_CG_SUPPORT_BIF_LS;
295225cef9dSHawking Zhang }
296225cef9dSHawking Zhang 
nbio_v2_3_get_hdp_flush_req_offset(struct amdgpu_device * adev)297225cef9dSHawking Zhang static u32 nbio_v2_3_get_hdp_flush_req_offset(struct amdgpu_device *adev)
298225cef9dSHawking Zhang {
299225cef9dSHawking Zhang 	return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF_GPU_HDP_FLUSH_REQ);
300225cef9dSHawking Zhang }
301225cef9dSHawking Zhang 
nbio_v2_3_get_hdp_flush_done_offset(struct amdgpu_device * adev)302225cef9dSHawking Zhang static u32 nbio_v2_3_get_hdp_flush_done_offset(struct amdgpu_device *adev)
303225cef9dSHawking Zhang {
304225cef9dSHawking Zhang 	return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF_GPU_HDP_FLUSH_DONE);
305225cef9dSHawking Zhang }
306225cef9dSHawking Zhang 
nbio_v2_3_get_pcie_index_offset(struct amdgpu_device * adev)307225cef9dSHawking Zhang static u32 nbio_v2_3_get_pcie_index_offset(struct amdgpu_device *adev)
308225cef9dSHawking Zhang {
309225cef9dSHawking Zhang 	return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
310225cef9dSHawking Zhang }
311225cef9dSHawking Zhang 
nbio_v2_3_get_pcie_data_offset(struct amdgpu_device * adev)312225cef9dSHawking Zhang static u32 nbio_v2_3_get_pcie_data_offset(struct amdgpu_device *adev)
313225cef9dSHawking Zhang {
314225cef9dSHawking Zhang 	return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
315225cef9dSHawking Zhang }
316225cef9dSHawking Zhang 
317225cef9dSHawking Zhang const struct nbio_hdp_flush_reg nbio_v2_3_hdp_flush_reg = {
318225cef9dSHawking Zhang 	.ref_and_mask_cp0 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP0_MASK,
319225cef9dSHawking Zhang 	.ref_and_mask_cp1 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP1_MASK,
320225cef9dSHawking Zhang 	.ref_and_mask_cp2 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP2_MASK,
321225cef9dSHawking Zhang 	.ref_and_mask_cp3 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP3_MASK,
322225cef9dSHawking Zhang 	.ref_and_mask_cp4 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP4_MASK,
323225cef9dSHawking Zhang 	.ref_and_mask_cp5 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP5_MASK,
324225cef9dSHawking Zhang 	.ref_and_mask_cp6 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP6_MASK,
325225cef9dSHawking Zhang 	.ref_and_mask_cp7 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP7_MASK,
326225cef9dSHawking Zhang 	.ref_and_mask_cp8 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP8_MASK,
327225cef9dSHawking Zhang 	.ref_and_mask_cp9 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__CP9_MASK,
328225cef9dSHawking Zhang 	.ref_and_mask_sdma0 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__SDMA0_MASK,
329225cef9dSHawking Zhang 	.ref_and_mask_sdma1 = BIF_BX_PF_GPU_HDP_FLUSH_DONE__SDMA1_MASK,
330225cef9dSHawking Zhang };
331225cef9dSHawking Zhang 
nbio_v2_3_init_registers(struct amdgpu_device * adev)332225cef9dSHawking Zhang static void nbio_v2_3_init_registers(struct amdgpu_device *adev)
333225cef9dSHawking Zhang {
334225cef9dSHawking Zhang 	uint32_t def, data;
335225cef9dSHawking Zhang 
336225cef9dSHawking Zhang 	def = data = RREG32_PCIE(smnPCIE_CONFIG_CNTL);
337225cef9dSHawking Zhang 	data = REG_SET_FIELD(data, PCIE_CONFIG_CNTL, CI_SWUS_MAX_READ_REQUEST_SIZE_MODE, 1);
338225cef9dSHawking Zhang 	data = REG_SET_FIELD(data, PCIE_CONFIG_CNTL, CI_SWUS_MAX_READ_REQUEST_SIZE_PRIV, 1);
339225cef9dSHawking Zhang 
340225cef9dSHawking Zhang 	if (def != data)
341225cef9dSHawking Zhang 		WREG32_PCIE(smnPCIE_CONFIG_CNTL, data);
342d3a21f7eSFelix Kuehling 
343d3a21f7eSFelix Kuehling 	if (amdgpu_sriov_vf(adev))
344d3a21f7eSFelix Kuehling 		adev->rmmio_remap.reg_offset = SOC15_REG_OFFSET(NBIO, 0,
345d3a21f7eSFelix Kuehling 			mmBIF_BX_DEV0_EPF0_VF0_HDP_MEM_COHERENCY_FLUSH_CNTL) << 2;
346225cef9dSHawking Zhang }
347225cef9dSHawking Zhang 
348f1213b15SEvan Quan #define NAVI10_PCIE__LC_L0S_INACTIVITY_DEFAULT		0x00000000 // off by default, no gains over L1
3491af3d0a8SEvan Quan #define NAVI10_PCIE__LC_L1_INACTIVITY_DEFAULT		0x0000000A // 1=1us, 9=1ms, 10=4ms
350fd219872SEvan Quan #define NAVI10_PCIE__LC_L1_INACTIVITY_TBT_DEFAULT	0x0000000E // 400ms
351f1213b15SEvan Quan 
nbio_v2_3_enable_aspm(struct amdgpu_device * adev,bool enable)352f1213b15SEvan Quan static void nbio_v2_3_enable_aspm(struct amdgpu_device *adev,
353f1213b15SEvan Quan 				  bool enable)
354f1213b15SEvan Quan {
355f1213b15SEvan Quan 	uint32_t def, data;
356f1213b15SEvan Quan 
357f1213b15SEvan Quan 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL);
358f1213b15SEvan Quan 
359f1213b15SEvan Quan 	if (enable) {
360f1213b15SEvan Quan 		/* Disable ASPM L0s/L1 first */
361f1213b15SEvan Quan 		data &= ~(PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK | PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK);
362f1213b15SEvan Quan 
363f1213b15SEvan Quan 		data |= NAVI10_PCIE__LC_L0S_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT;
364f1213b15SEvan Quan 
365*32121a75SAlex Deucher 		if (dev_is_removable(&adev->pdev->dev))
366f1213b15SEvan Quan 			data |= NAVI10_PCIE__LC_L1_INACTIVITY_TBT_DEFAULT  << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
367f1213b15SEvan Quan 		else
368f1213b15SEvan Quan 			data |= NAVI10_PCIE__LC_L1_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
369f1213b15SEvan Quan 
370f1213b15SEvan Quan 		data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
371f1213b15SEvan Quan 	} else {
372f1213b15SEvan Quan 		/* Disbale ASPM L1 */
373f1213b15SEvan Quan 		data &= ~PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK;
374f1213b15SEvan Quan 		/* Disable ASPM TxL0s */
375f1213b15SEvan Quan 		data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
376f1213b15SEvan Quan 		/* Disable ACPI L1 */
377f1213b15SEvan Quan 		data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
378f1213b15SEvan Quan 	}
379f1213b15SEvan Quan 
380f1213b15SEvan Quan 	if (def != data)
381f1213b15SEvan Quan 		WREG32_PCIE(smnPCIE_LC_CNTL, data);
382f1213b15SEvan Quan }
383f1213b15SEvan Quan 
3846c204906SLijo Lazar #ifdef CONFIG_PCIEASPM
nbio_v2_3_program_ltr(struct amdgpu_device * adev)385e1edaeafSLikun Gao static void nbio_v2_3_program_ltr(struct amdgpu_device *adev)
386e1edaeafSLikun Gao {
387e1edaeafSLikun Gao 	uint32_t def, data;
388e1edaeafSLikun Gao 
389e1edaeafSLikun Gao 	WREG32_PCIE(smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL, 0x75EB);
390e1edaeafSLikun Gao 
391e1edaeafSLikun Gao 	def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP2);
392e1edaeafSLikun Gao 	data &= ~RCC_BIF_STRAP2__STRAP_LTR_IN_ASPML1_DIS_MASK;
393e1edaeafSLikun Gao 	if (def != data)
394e1edaeafSLikun Gao 		WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP2, data);
395e1edaeafSLikun Gao 
396e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL);
397e1edaeafSLikun Gao 	data &= ~EP_PCIE_TX_LTR_CNTL__LTR_PRIV_MSG_DIS_IN_PM_NON_D0_MASK;
398e1edaeafSLikun Gao 	if (def != data)
399e1edaeafSLikun Gao 		WREG32_PCIE(smnRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL, data);
400e1edaeafSLikun Gao 
401e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2);
402e1edaeafSLikun Gao 	data |= BIF_CFG_DEV0_EPF0_DEVICE_CNTL2__LTR_EN_MASK;
403e1edaeafSLikun Gao 	if (def != data)
404e1edaeafSLikun Gao 		WREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2, data);
405e1edaeafSLikun Gao }
4066c204906SLijo Lazar #endif
407e1edaeafSLikun Gao 
nbio_v2_3_program_aspm(struct amdgpu_device * adev)408e1edaeafSLikun Gao static void nbio_v2_3_program_aspm(struct amdgpu_device *adev)
409e1edaeafSLikun Gao {
4106c204906SLijo Lazar #ifdef CONFIG_PCIEASPM
411e1edaeafSLikun Gao 	uint32_t def, data;
412e1edaeafSLikun Gao 
413e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL);
414e1edaeafSLikun Gao 	data &= ~PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK;
415e1edaeafSLikun Gao 	data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
416e1edaeafSLikun Gao 	data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
417e1edaeafSLikun Gao 	if (def != data)
418e1edaeafSLikun Gao 		WREG32_PCIE(smnPCIE_LC_CNTL, data);
419e1edaeafSLikun Gao 
420e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL7);
421e1edaeafSLikun Gao 	data |= PCIE_LC_CNTL7__LC_NBIF_ASPM_INPUT_EN_MASK;
422e1edaeafSLikun Gao 	if (def != data)
423e1edaeafSLikun Gao 		WREG32_PCIE(smnPCIE_LC_CNTL7, data);
424e1edaeafSLikun Gao 
425e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
426e1edaeafSLikun Gao 	data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_REG_DIS_LCLK_MASK;
427e1edaeafSLikun Gao 	if (def != data)
428e1edaeafSLikun Gao 		WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
429e1edaeafSLikun Gao 
430e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL3);
431e1edaeafSLikun Gao 	data |= PCIE_LC_CNTL3__LC_DSC_DONT_ENTER_L23_AFTER_PME_ACK_MASK;
432e1edaeafSLikun Gao 	if (def != data)
433e1edaeafSLikun Gao 		WREG32_PCIE(smnPCIE_LC_CNTL3, data);
434e1edaeafSLikun Gao 
435e1edaeafSLikun Gao 	def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3);
436e1edaeafSLikun Gao 	data &= ~RCC_BIF_STRAP3__STRAP_VLINK_ASPM_IDLE_TIMER_MASK;
437e1edaeafSLikun Gao 	data &= ~RCC_BIF_STRAP3__STRAP_VLINK_PM_L1_ENTRY_TIMER_MASK;
438e1edaeafSLikun Gao 	if (def != data)
439e1edaeafSLikun Gao 		WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3, data);
440e1edaeafSLikun Gao 
441e1edaeafSLikun Gao 	def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5);
442e1edaeafSLikun Gao 	data &= ~RCC_BIF_STRAP5__STRAP_VLINK_LDN_ENTRY_TIMER_MASK;
443e1edaeafSLikun Gao 	if (def != data)
444e1edaeafSLikun Gao 		WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5, data);
445e1edaeafSLikun Gao 
446e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2);
447e1edaeafSLikun Gao 	data &= ~BIF_CFG_DEV0_EPF0_DEVICE_CNTL2__LTR_EN_MASK;
448e1edaeafSLikun Gao 	if (def != data)
449e1edaeafSLikun Gao 		WREG32_PCIE(smnBIF_CFG_DEV0_EPF0_DEVICE_CNTL2, data);
450e1edaeafSLikun Gao 
451e1edaeafSLikun Gao 	WREG32_PCIE(smnBIF_CFG_DEV0_EPF0_PCIE_LTR_CAP, 0x10011001);
452e1edaeafSLikun Gao 
453e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPSWUSP0_PCIE_LC_CNTL2);
454e1edaeafSLikun Gao 	data |= PSWUSP0_PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK |
455e1edaeafSLikun Gao 		PSWUSP0_PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
456e1edaeafSLikun Gao 	data &= ~PSWUSP0_PCIE_LC_CNTL2__LC_RCV_L0_TO_RCV_L0S_DIS_MASK;
457e1edaeafSLikun Gao 	if (def != data)
458e1edaeafSLikun Gao 		WREG32_PCIE(smnPSWUSP0_PCIE_LC_CNTL2, data);
459e1edaeafSLikun Gao 
460e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL6);
461e1edaeafSLikun Gao 	data |= PCIE_LC_CNTL6__LC_L1_POWERDOWN_MASK |
462e1edaeafSLikun Gao 		PCIE_LC_CNTL6__LC_RX_L0S_STANDBY_EN_MASK;
463e1edaeafSLikun Gao 	if (def != data)
464e1edaeafSLikun Gao 		WREG32_PCIE(smnPCIE_LC_CNTL6, data);
465e1edaeafSLikun Gao 
4666c204906SLijo Lazar 	/* Don't bother about LTR if LTR is not enabled
4676c204906SLijo Lazar 	 * in the path */
4686c204906SLijo Lazar 	if (adev->pdev->ltr_path)
469e1edaeafSLikun Gao 		nbio_v2_3_program_ltr(adev);
470e1edaeafSLikun Gao 
471e1edaeafSLikun Gao 	def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3);
472e1edaeafSLikun Gao 	data |= 0x5DE0 << RCC_BIF_STRAP3__STRAP_VLINK_ASPM_IDLE_TIMER__SHIFT;
473e1edaeafSLikun Gao 	data |= 0x0010 << RCC_BIF_STRAP3__STRAP_VLINK_PM_L1_ENTRY_TIMER__SHIFT;
474e1edaeafSLikun Gao 	if (def != data)
475e1edaeafSLikun Gao 		WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP3, data);
476e1edaeafSLikun Gao 
477e1edaeafSLikun Gao 	def = data = RREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5);
478e1edaeafSLikun Gao 	data |= 0x0010 << RCC_BIF_STRAP5__STRAP_VLINK_LDN_ENTRY_TIMER__SHIFT;
479e1edaeafSLikun Gao 	if (def != data)
480e1edaeafSLikun Gao 		WREG32_SOC15(NBIO, 0, mmRCC_BIF_STRAP5, data);
481e1edaeafSLikun Gao 
482e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL);
483fd219872SEvan Quan 	data |= NAVI10_PCIE__LC_L0S_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT;
484*32121a75SAlex Deucher 	if (dev_is_removable(&adev->pdev->dev))
485fd219872SEvan Quan 		data |= NAVI10_PCIE__LC_L1_INACTIVITY_TBT_DEFAULT  << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
486fd219872SEvan Quan 	else
487fd219872SEvan Quan 		data |= NAVI10_PCIE__LC_L1_INACTIVITY_DEFAULT << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
488fd219872SEvan Quan 	data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
489e1edaeafSLikun Gao 	if (def != data)
490e1edaeafSLikun Gao 		WREG32_PCIE(smnPCIE_LC_CNTL, data);
491e1edaeafSLikun Gao 
492e1edaeafSLikun Gao 	def = data = RREG32_PCIE(smnPCIE_LC_CNTL3);
493e1edaeafSLikun Gao 	data &= ~PCIE_LC_CNTL3__LC_DSC_DONT_ENTER_L23_AFTER_PME_ACK_MASK;
494e1edaeafSLikun Gao 	if (def != data)
495e1edaeafSLikun Gao 		WREG32_PCIE(smnPCIE_LC_CNTL3, data);
4966c204906SLijo Lazar #endif
497e1edaeafSLikun Gao }
498e1edaeafSLikun Gao 
nbio_v2_3_apply_lc_spc_mode_wa(struct amdgpu_device * adev)4995a5da8aeSEvan Quan static void nbio_v2_3_apply_lc_spc_mode_wa(struct amdgpu_device *adev)
5005a5da8aeSEvan Quan {
5015a5da8aeSEvan Quan 	uint32_t reg_data = 0;
5025a5da8aeSEvan Quan 	uint32_t link_width = 0;
5035a5da8aeSEvan Quan 
5045a5da8aeSEvan Quan 	if (!((adev->asic_type >= CHIP_NAVI10) &&
5055a5da8aeSEvan Quan 	     (adev->asic_type <= CHIP_NAVI12)))
5065a5da8aeSEvan Quan 		return;
5075a5da8aeSEvan Quan 
5085a5da8aeSEvan Quan 	reg_data = RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL);
5095a5da8aeSEvan Quan 	link_width = (reg_data & PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK)
5105a5da8aeSEvan Quan 		>> PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
5115a5da8aeSEvan Quan 
5125a5da8aeSEvan Quan 	/*
5135a5da8aeSEvan Quan 	 * Program PCIE_LC_CNTL6.LC_SPC_MODE_8GT to 0x2 (4 symbols per clock data)
5145a5da8aeSEvan Quan 	 * if link_width is 0x3 (x4)
5155a5da8aeSEvan Quan 	 */
5165a5da8aeSEvan Quan 	if (0x3 == link_width) {
5175a5da8aeSEvan Quan 		reg_data = RREG32_PCIE(smnPCIE_LC_CNTL6);
5185a5da8aeSEvan Quan 		reg_data &= ~PCIE_LC_CNTL6__LC_SPC_MODE_8GT_MASK;
5195a5da8aeSEvan Quan 		reg_data |= (0x2 << PCIE_LC_CNTL6__LC_SPC_MODE_8GT__SHIFT);
5205a5da8aeSEvan Quan 		WREG32_PCIE(smnPCIE_LC_CNTL6, reg_data);
5215a5da8aeSEvan Quan 	}
5225a5da8aeSEvan Quan }
5235a5da8aeSEvan Quan 
nbio_v2_3_apply_l1_link_width_reconfig_wa(struct amdgpu_device * adev)524adcf949eSEvan Quan static void nbio_v2_3_apply_l1_link_width_reconfig_wa(struct amdgpu_device *adev)
525adcf949eSEvan Quan {
526adcf949eSEvan Quan 	uint32_t reg_data = 0;
527adcf949eSEvan Quan 
528adcf949eSEvan Quan 	if (adev->asic_type != CHIP_NAVI10)
529adcf949eSEvan Quan 		return;
530adcf949eSEvan Quan 
531adcf949eSEvan Quan 	reg_data = RREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL);
532adcf949eSEvan Quan 	reg_data |= PCIE_LC_LINK_WIDTH_CNTL__LC_L1_RECONFIG_EN_MASK;
533adcf949eSEvan Quan 	WREG32_PCIE(smnPCIE_LC_LINK_WIDTH_CNTL, reg_data);
534adcf949eSEvan Quan }
535adcf949eSEvan Quan 
nbio_v2_3_clear_doorbell_interrupt(struct amdgpu_device * adev)5361bece222SChengzhe Liu static void nbio_v2_3_clear_doorbell_interrupt(struct amdgpu_device *adev)
5371bece222SChengzhe Liu {
5381bece222SChengzhe Liu 	uint32_t reg, reg_data;
5391bece222SChengzhe Liu 
540ac1ac694SAlex Deucher 	if (adev->ip_versions[NBIO_HWIP][0] != IP_VERSION(3, 3, 0))
5411bece222SChengzhe Liu 		return;
5421bece222SChengzhe Liu 
5431bece222SChengzhe Liu 	reg = RREG32_SOC15(NBIO, 0, mmBIF_RB_CNTL);
5441bece222SChengzhe Liu 
5451bece222SChengzhe Liu 	/* Clear Interrupt Status
5461bece222SChengzhe Liu 	 */
5471bece222SChengzhe Liu 	if ((reg & BIF_RB_CNTL__RB_ENABLE_MASK) == 0) {
5481bece222SChengzhe Liu 		reg = RREG32_SOC15(NBIO, 0, mmBIF_DOORBELL_INT_CNTL);
5491bece222SChengzhe Liu 		if (reg & BIF_DOORBELL_INT_CNTL__DOORBELL_INTERRUPT_STATUS_MASK) {
5501bece222SChengzhe Liu 			reg_data = 1 << BIF_DOORBELL_INT_CNTL__DOORBELL_INTERRUPT_CLEAR__SHIFT;
5511bece222SChengzhe Liu 			WREG32_SOC15(NBIO, 0, mmBIF_DOORBELL_INT_CNTL, reg_data);
5521bece222SChengzhe Liu 		}
5531bece222SChengzhe Liu 	}
5541bece222SChengzhe Liu }
5551bece222SChengzhe Liu 
556225cef9dSHawking Zhang const struct amdgpu_nbio_funcs nbio_v2_3_funcs = {
557225cef9dSHawking Zhang 	.get_hdp_flush_req_offset = nbio_v2_3_get_hdp_flush_req_offset,
558225cef9dSHawking Zhang 	.get_hdp_flush_done_offset = nbio_v2_3_get_hdp_flush_done_offset,
559225cef9dSHawking Zhang 	.get_pcie_index_offset = nbio_v2_3_get_pcie_index_offset,
560225cef9dSHawking Zhang 	.get_pcie_data_offset = nbio_v2_3_get_pcie_data_offset,
561225cef9dSHawking Zhang 	.get_rev_id = nbio_v2_3_get_rev_id,
562225cef9dSHawking Zhang 	.mc_access_enable = nbio_v2_3_mc_access_enable,
563225cef9dSHawking Zhang 	.get_memsize = nbio_v2_3_get_memsize,
564225cef9dSHawking Zhang 	.sdma_doorbell_range = nbio_v2_3_sdma_doorbell_range,
565225cef9dSHawking Zhang 	.vcn_doorbell_range = nbio_v2_3_vcn_doorbell_range,
566225cef9dSHawking Zhang 	.enable_doorbell_aperture = nbio_v2_3_enable_doorbell_aperture,
567225cef9dSHawking Zhang 	.enable_doorbell_selfring_aperture = nbio_v2_3_enable_doorbell_selfring_aperture,
568225cef9dSHawking Zhang 	.ih_doorbell_range = nbio_v2_3_ih_doorbell_range,
569225cef9dSHawking Zhang 	.update_medium_grain_clock_gating = nbio_v2_3_update_medium_grain_clock_gating,
570225cef9dSHawking Zhang 	.update_medium_grain_light_sleep = nbio_v2_3_update_medium_grain_light_sleep,
571225cef9dSHawking Zhang 	.get_clockgating_state = nbio_v2_3_get_clockgating_state,
572225cef9dSHawking Zhang 	.ih_control = nbio_v2_3_ih_control,
573225cef9dSHawking Zhang 	.init_registers = nbio_v2_3_init_registers,
574923c087aSYong Zhao 	.remap_hdp_registers = nbio_v2_3_remap_hdp_registers,
575f1213b15SEvan Quan 	.enable_aspm = nbio_v2_3_enable_aspm,
576e1edaeafSLikun Gao 	.program_aspm =  nbio_v2_3_program_aspm,
5775a5da8aeSEvan Quan 	.apply_lc_spc_mode_wa = nbio_v2_3_apply_lc_spc_mode_wa,
578adcf949eSEvan Quan 	.apply_l1_link_width_reconfig_wa = nbio_v2_3_apply_l1_link_width_reconfig_wa,
5791bece222SChengzhe Liu 	.clear_doorbell_interrupt = nbio_v2_3_clear_doorbell_interrupt,
580225cef9dSHawking Zhang };
581