1810ecd40SXiaojian Du /*
2810ecd40SXiaojian Du  * Copyright 2021 Advanced Micro Devices, Inc.
3810ecd40SXiaojian Du  *
4810ecd40SXiaojian Du  * Permission is hereby granted, free of charge, to any person obtaining a
5810ecd40SXiaojian Du  * copy of this software and associated documentation files (the "Software"),
6810ecd40SXiaojian Du  * to deal in the Software without restriction, including without limitation
7810ecd40SXiaojian Du  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8810ecd40SXiaojian Du  * and/or sell copies of the Software, and to permit persons to whom the
9810ecd40SXiaojian Du  * Software is furnished to do so, subject to the following conditions:
10810ecd40SXiaojian Du  *
11810ecd40SXiaojian Du  * The above copyright notice and this permission notice shall be included in
12810ecd40SXiaojian Du  * all copies or substantial portions of the Software.
13810ecd40SXiaojian Du  *
14810ecd40SXiaojian Du  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15810ecd40SXiaojian Du  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16810ecd40SXiaojian Du  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17810ecd40SXiaojian Du  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18810ecd40SXiaojian Du  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19810ecd40SXiaojian Du  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20810ecd40SXiaojian Du  * OTHER DEALINGS IN THE SOFTWARE.
21810ecd40SXiaojian Du  *
22810ecd40SXiaojian Du  */
23810ecd40SXiaojian Du #include "amdgpu.h"
24810ecd40SXiaojian Du #include "amdgpu_atombios.h"
25810ecd40SXiaojian Du #include "nbio_v7_7.h"
26810ecd40SXiaojian Du 
27810ecd40SXiaojian Du #include "nbio/nbio_7_7_0_offset.h"
28810ecd40SXiaojian Du #include "nbio/nbio_7_7_0_sh_mask.h"
29810ecd40SXiaojian Du #include <uapi/linux/kfd_ioctl.h>
30810ecd40SXiaojian Du 
nbio_v7_7_remap_hdp_registers(struct amdgpu_device * adev)31*7a87040cSAlex Deucher static void nbio_v7_7_remap_hdp_registers(struct amdgpu_device *adev)
32*7a87040cSAlex Deucher {
33*7a87040cSAlex Deucher 	WREG32_SOC15(NBIO, 0, regBIF_BX0_REMAP_HDP_MEM_FLUSH_CNTL,
34*7a87040cSAlex Deucher 		     adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL);
35*7a87040cSAlex Deucher 	WREG32_SOC15(NBIO, 0, regBIF_BX0_REMAP_HDP_REG_FLUSH_CNTL,
36*7a87040cSAlex Deucher 		     adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_REG_FLUSH_CNTL);
37*7a87040cSAlex Deucher }
38*7a87040cSAlex Deucher 
nbio_v7_7_get_rev_id(struct amdgpu_device * adev)39810ecd40SXiaojian Du static u32 nbio_v7_7_get_rev_id(struct amdgpu_device *adev)
40810ecd40SXiaojian Du {
41810ecd40SXiaojian Du 	u32 tmp;
42810ecd40SXiaojian Du 
43810ecd40SXiaojian Du 	tmp = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_DEV0_EPF0_STRAP0);
44810ecd40SXiaojian Du 	tmp &= RCC_STRAP0_RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
45810ecd40SXiaojian Du 	tmp >>= RCC_STRAP0_RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
46810ecd40SXiaojian Du 
47810ecd40SXiaojian Du 	return tmp;
48810ecd40SXiaojian Du }
49810ecd40SXiaojian Du 
nbio_v7_7_mc_access_enable(struct amdgpu_device * adev,bool enable)50810ecd40SXiaojian Du static void nbio_v7_7_mc_access_enable(struct amdgpu_device *adev, bool enable)
51810ecd40SXiaojian Du {
52810ecd40SXiaojian Du 	if (enable)
53810ecd40SXiaojian Du 		WREG32_SOC15(NBIO, 0, regBIF_BX1_BIF_FB_EN,
54810ecd40SXiaojian Du 			BIF_BX1_BIF_FB_EN__FB_READ_EN_MASK |
55810ecd40SXiaojian Du 			BIF_BX1_BIF_FB_EN__FB_WRITE_EN_MASK);
56810ecd40SXiaojian Du 	else
57810ecd40SXiaojian Du 		WREG32_SOC15(NBIO, 0, regBIF_BX1_BIF_FB_EN, 0);
58810ecd40SXiaojian Du }
59810ecd40SXiaojian Du 
nbio_v7_7_get_memsize(struct amdgpu_device * adev)60810ecd40SXiaojian Du static u32 nbio_v7_7_get_memsize(struct amdgpu_device *adev)
61810ecd40SXiaojian Du {
62810ecd40SXiaojian Du 	return RREG32_SOC15(NBIO, 0, regRCC_DEV0_EPF0_0_RCC_CONFIG_MEMSIZE);
63810ecd40SXiaojian Du }
64810ecd40SXiaojian Du 
nbio_v7_7_sdma_doorbell_range(struct amdgpu_device * adev,int instance,bool use_doorbell,int doorbell_index,int doorbell_size)65810ecd40SXiaojian Du static void nbio_v7_7_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
66810ecd40SXiaojian Du 					  bool use_doorbell, int doorbell_index,
67810ecd40SXiaojian Du 					  int doorbell_size)
68810ecd40SXiaojian Du {
6972b5f23cSXiaojian Du 	u32 reg = SOC15_REG_OFFSET(NBIO, 0, regGDC0_BIF_CSDMA_DOORBELL_RANGE);
70810ecd40SXiaojian Du 	u32 doorbell_range = RREG32_PCIE_PORT(reg);
71810ecd40SXiaojian Du 
72810ecd40SXiaojian Du 	if (use_doorbell) {
73810ecd40SXiaojian Du 		doorbell_range = REG_SET_FIELD(doorbell_range,
7472b5f23cSXiaojian Du 					       GDC0_BIF_CSDMA_DOORBELL_RANGE,
7572b5f23cSXiaojian Du 					       OFFSET, doorbell_index);
7672b5f23cSXiaojian Du 		doorbell_range = REG_SET_FIELD(doorbell_range,
7772b5f23cSXiaojian Du 					       GDC0_BIF_CSDMA_DOORBELL_RANGE,
7872b5f23cSXiaojian Du 					       SIZE, doorbell_size);
79810ecd40SXiaojian Du 	} else {
80810ecd40SXiaojian Du 		doorbell_range = REG_SET_FIELD(doorbell_range,
81810ecd40SXiaojian Du 					       GDC0_BIF_SDMA0_DOORBELL_RANGE,
82810ecd40SXiaojian Du 					       SIZE, 0);
83810ecd40SXiaojian Du 	}
84810ecd40SXiaojian Du 
85810ecd40SXiaojian Du 	WREG32_PCIE_PORT(reg, doorbell_range);
86810ecd40SXiaojian Du }
87810ecd40SXiaojian Du 
nbio_v7_7_vcn_doorbell_range(struct amdgpu_device * adev,bool use_doorbell,int doorbell_index,int instance)884ac77cceSSonny Jiang static void nbio_v7_7_vcn_doorbell_range(struct amdgpu_device *adev, bool use_doorbell,
894ac77cceSSonny Jiang 					int doorbell_index, int instance)
904ac77cceSSonny Jiang {
914ac77cceSSonny Jiang 	u32 reg = SOC15_REG_OFFSET(NBIO, 0, regGDC0_BIF_VCN0_DOORBELL_RANGE);
924ac77cceSSonny Jiang 	u32 doorbell_range = RREG32_PCIE_PORT(reg);
934ac77cceSSonny Jiang 
944ac77cceSSonny Jiang 	if (use_doorbell) {
954ac77cceSSonny Jiang 		doorbell_range = REG_SET_FIELD(doorbell_range,
964ac77cceSSonny Jiang 					       GDC0_BIF_VCN0_DOORBELL_RANGE, OFFSET,
974ac77cceSSonny Jiang 					       doorbell_index);
984ac77cceSSonny Jiang 		doorbell_range = REG_SET_FIELD(doorbell_range,
994ac77cceSSonny Jiang 					       GDC0_BIF_VCN0_DOORBELL_RANGE, SIZE, 8);
1004ac77cceSSonny Jiang 	} else {
1014ac77cceSSonny Jiang 		doorbell_range = REG_SET_FIELD(doorbell_range,
1024ac77cceSSonny Jiang 					       GDC0_BIF_VCN0_DOORBELL_RANGE, SIZE, 0);
1034ac77cceSSonny Jiang 	}
1044ac77cceSSonny Jiang 
1054ac77cceSSonny Jiang 	WREG32_PCIE_PORT(reg, doorbell_range);
1064ac77cceSSonny Jiang }
1074ac77cceSSonny Jiang 
nbio_v7_7_enable_doorbell_aperture(struct amdgpu_device * adev,bool enable)108810ecd40SXiaojian Du static void nbio_v7_7_enable_doorbell_aperture(struct amdgpu_device *adev,
109810ecd40SXiaojian Du 					       bool enable)
110810ecd40SXiaojian Du {
111810ecd40SXiaojian Du 	u32 reg;
112810ecd40SXiaojian Du 
113810ecd40SXiaojian Du 	reg = RREG32_SOC15(NBIO, 0, regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN);
114810ecd40SXiaojian Du 	reg = REG_SET_FIELD(reg, RCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN,
115810ecd40SXiaojian Du 			    BIF_DOORBELL_APER_EN, enable ? 1 : 0);
116810ecd40SXiaojian Du 
117810ecd40SXiaojian Du 	WREG32_SOC15(NBIO, 0, regRCC_DEV0_EPF0_0_RCC_DOORBELL_APER_EN, reg);
118810ecd40SXiaojian Du }
119810ecd40SXiaojian Du 
nbio_v7_7_enable_doorbell_selfring_aperture(struct amdgpu_device * adev,bool enable)120810ecd40SXiaojian Du static void nbio_v7_7_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
121810ecd40SXiaojian Du 							bool enable)
122810ecd40SXiaojian Du {
123810ecd40SXiaojian Du 	u32 tmp = 0;
124810ecd40SXiaojian Du 
125810ecd40SXiaojian Du 	if (enable) {
126810ecd40SXiaojian Du 		tmp = REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
127810ecd40SXiaojian Du 				DOORBELL_SELFRING_GPA_APER_EN, 1) |
128810ecd40SXiaojian Du 			REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
129810ecd40SXiaojian Du 				DOORBELL_SELFRING_GPA_APER_MODE, 1) |
130810ecd40SXiaojian Du 			REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
131810ecd40SXiaojian Du 				DOORBELL_SELFRING_GPA_APER_SIZE, 0);
132810ecd40SXiaojian Du 
133810ecd40SXiaojian Du 		WREG32_SOC15(NBIO, 0,
134810ecd40SXiaojian Du 			regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_LOW,
135810ecd40SXiaojian Du 			lower_32_bits(adev->doorbell.base));
136810ecd40SXiaojian Du 		WREG32_SOC15(NBIO, 0,
137810ecd40SXiaojian Du 			regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_HIGH,
138810ecd40SXiaojian Du 			upper_32_bits(adev->doorbell.base));
139810ecd40SXiaojian Du 	}
140810ecd40SXiaojian Du 
141810ecd40SXiaojian Du 	WREG32_SOC15(NBIO, 0, regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
142810ecd40SXiaojian Du 		tmp);
143810ecd40SXiaojian Du }
144810ecd40SXiaojian Du 
145810ecd40SXiaojian Du 
nbio_v7_7_ih_doorbell_range(struct amdgpu_device * adev,bool use_doorbell,int doorbell_index)146810ecd40SXiaojian Du static void nbio_v7_7_ih_doorbell_range(struct amdgpu_device *adev,
147810ecd40SXiaojian Du 					bool use_doorbell, int doorbell_index)
148810ecd40SXiaojian Du {
149810ecd40SXiaojian Du 	u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0,
150810ecd40SXiaojian Du 								regGDC0_BIF_IH_DOORBELL_RANGE);
151810ecd40SXiaojian Du 
152810ecd40SXiaojian Du 	if (use_doorbell) {
153810ecd40SXiaojian Du 		ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
154810ecd40SXiaojian Du 						  GDC0_BIF_IH_DOORBELL_RANGE, OFFSET,
155810ecd40SXiaojian Du 						  doorbell_index);
156810ecd40SXiaojian Du 		ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
157810ecd40SXiaojian Du 						  GDC0_BIF_IH_DOORBELL_RANGE, SIZE,
158810ecd40SXiaojian Du 						  2);
159810ecd40SXiaojian Du 	} else {
160810ecd40SXiaojian Du 		ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
161810ecd40SXiaojian Du 						  GDC0_BIF_IH_DOORBELL_RANGE, SIZE,
162810ecd40SXiaojian Du 						  0);
163810ecd40SXiaojian Du 	}
164810ecd40SXiaojian Du 
165810ecd40SXiaojian Du 	WREG32_SOC15(NBIO, 0, regGDC0_BIF_IH_DOORBELL_RANGE,
166810ecd40SXiaojian Du 			 ih_doorbell_range);
167810ecd40SXiaojian Du }
168810ecd40SXiaojian Du 
nbio_v7_7_ih_control(struct amdgpu_device * adev)169810ecd40SXiaojian Du static void nbio_v7_7_ih_control(struct amdgpu_device *adev)
170810ecd40SXiaojian Du {
171810ecd40SXiaojian Du 	u32 interrupt_cntl;
172810ecd40SXiaojian Du 
173810ecd40SXiaojian Du 	/* setup interrupt control */
174810ecd40SXiaojian Du 	WREG32_SOC15(NBIO, 0, regBIF_BX1_INTERRUPT_CNTL2,
175810ecd40SXiaojian Du 		     adev->dummy_page_addr >> 8);
176810ecd40SXiaojian Du 
177810ecd40SXiaojian Du 	interrupt_cntl = RREG32_SOC15(NBIO, 0, regBIF_BX1_INTERRUPT_CNTL);
178810ecd40SXiaojian Du 	/*
179810ecd40SXiaojian Du 	 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
180810ecd40SXiaojian Du 	 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
181810ecd40SXiaojian Du 	 */
182810ecd40SXiaojian Du 	interrupt_cntl = REG_SET_FIELD(interrupt_cntl, BIF_BX1_INTERRUPT_CNTL,
183810ecd40SXiaojian Du 				       IH_DUMMY_RD_OVERRIDE, 0);
184810ecd40SXiaojian Du 
185810ecd40SXiaojian Du 	/* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
186810ecd40SXiaojian Du 	interrupt_cntl = REG_SET_FIELD(interrupt_cntl, BIF_BX1_INTERRUPT_CNTL,
187810ecd40SXiaojian Du 				       IH_REQ_NONSNOOP_EN, 0);
188810ecd40SXiaojian Du 
189810ecd40SXiaojian Du 	WREG32_SOC15(NBIO, 0, regBIF_BX1_INTERRUPT_CNTL, interrupt_cntl);
190810ecd40SXiaojian Du }
191810ecd40SXiaojian Du 
nbio_v7_7_get_hdp_flush_req_offset(struct amdgpu_device * adev)192810ecd40SXiaojian Du static u32 nbio_v7_7_get_hdp_flush_req_offset(struct amdgpu_device *adev)
193810ecd40SXiaojian Du {
194810ecd40SXiaojian Du 	return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_GPU_HDP_FLUSH_REQ);
195810ecd40SXiaojian Du }
196810ecd40SXiaojian Du 
nbio_v7_7_get_hdp_flush_done_offset(struct amdgpu_device * adev)197810ecd40SXiaojian Du static u32 nbio_v7_7_get_hdp_flush_done_offset(struct amdgpu_device *adev)
198810ecd40SXiaojian Du {
199810ecd40SXiaojian Du 	return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_GPU_HDP_FLUSH_DONE);
200810ecd40SXiaojian Du }
201810ecd40SXiaojian Du 
nbio_v7_7_get_pcie_index_offset(struct amdgpu_device * adev)202810ecd40SXiaojian Du static u32 nbio_v7_7_get_pcie_index_offset(struct amdgpu_device *adev)
203810ecd40SXiaojian Du {
204810ecd40SXiaojian Du 	return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX0_PCIE_INDEX2);
205810ecd40SXiaojian Du }
206810ecd40SXiaojian Du 
nbio_v7_7_get_pcie_data_offset(struct amdgpu_device * adev)207810ecd40SXiaojian Du static u32 nbio_v7_7_get_pcie_data_offset(struct amdgpu_device *adev)
208810ecd40SXiaojian Du {
209810ecd40SXiaojian Du 	return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX0_PCIE_DATA2);
210810ecd40SXiaojian Du }
211810ecd40SXiaojian Du 
nbio_v7_7_get_pcie_port_index_offset(struct amdgpu_device * adev)212810ecd40SXiaojian Du static u32 nbio_v7_7_get_pcie_port_index_offset(struct amdgpu_device *adev)
213810ecd40SXiaojian Du {
214810ecd40SXiaojian Du 	return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_RSMU_INDEX);
215810ecd40SXiaojian Du }
216810ecd40SXiaojian Du 
nbio_v7_7_get_pcie_port_data_offset(struct amdgpu_device * adev)217810ecd40SXiaojian Du static u32 nbio_v7_7_get_pcie_port_data_offset(struct amdgpu_device *adev)
218810ecd40SXiaojian Du {
219810ecd40SXiaojian Du 	return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_RSMU_DATA);
220810ecd40SXiaojian Du }
221810ecd40SXiaojian Du 
222810ecd40SXiaojian Du const struct nbio_hdp_flush_reg nbio_v7_7_hdp_flush_reg = {
223810ecd40SXiaojian Du 	.ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK,
224810ecd40SXiaojian Du 	.ref_and_mask_cp1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP1_MASK,
225810ecd40SXiaojian Du 	.ref_and_mask_cp2 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP2_MASK,
226810ecd40SXiaojian Du 	.ref_and_mask_cp3 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP3_MASK,
227810ecd40SXiaojian Du 	.ref_and_mask_cp4 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP4_MASK,
228810ecd40SXiaojian Du 	.ref_and_mask_cp5 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP5_MASK,
229810ecd40SXiaojian Du 	.ref_and_mask_cp6 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP6_MASK,
230810ecd40SXiaojian Du 	.ref_and_mask_cp7 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP7_MASK,
231810ecd40SXiaojian Du 	.ref_and_mask_cp8 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP8_MASK,
232810ecd40SXiaojian Du 	.ref_and_mask_cp9 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP9_MASK,
233810ecd40SXiaojian Du 	.ref_and_mask_sdma0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA0_MASK,
234810ecd40SXiaojian Du 	.ref_and_mask_sdma1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA1_MASK,
235810ecd40SXiaojian Du };
236810ecd40SXiaojian Du 
nbio_v7_7_init_registers(struct amdgpu_device * adev)237810ecd40SXiaojian Du static void nbio_v7_7_init_registers(struct amdgpu_device *adev)
238810ecd40SXiaojian Du {
239810ecd40SXiaojian Du 	uint32_t def, data;
240810ecd40SXiaojian Du 
241810ecd40SXiaojian Du 	def = data = RREG32_SOC15(NBIO, 0, regBIF0_PCIE_MST_CTRL_3);
242810ecd40SXiaojian Du 	data = REG_SET_FIELD(data, BIF0_PCIE_MST_CTRL_3,
243810ecd40SXiaojian Du 			     CI_SWUS_MAX_READ_REQUEST_SIZE_MODE, 1);
244810ecd40SXiaojian Du 	data = REG_SET_FIELD(data, BIF0_PCIE_MST_CTRL_3,
245810ecd40SXiaojian Du 			     CI_SWUS_MAX_READ_REQUEST_SIZE_PRIV, 1);
246810ecd40SXiaojian Du 
247810ecd40SXiaojian Du 	if (def != data)
248810ecd40SXiaojian Du 		WREG32_SOC15(NBIO, 0, regBIF0_PCIE_MST_CTRL_3, data);
249810ecd40SXiaojian Du 
250810ecd40SXiaojian Du }
251810ecd40SXiaojian Du 
nbio_v7_7_update_medium_grain_clock_gating(struct amdgpu_device * adev,bool enable)252c4d0d699STim Huang static void nbio_v7_7_update_medium_grain_clock_gating(struct amdgpu_device *adev,
253c4d0d699STim Huang 						       bool enable)
254c4d0d699STim Huang {
255c4d0d699STim Huang 	uint32_t def, data;
256c4d0d699STim Huang 
257c4d0d699STim Huang 	if (enable && !(adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
258c4d0d699STim Huang 		return;
259c4d0d699STim Huang 
260c4d0d699STim Huang 	def = data = RREG32_SOC15(NBIO, 0, regBIF0_CPM_CONTROL);
261c4d0d699STim Huang 	if (enable) {
262c4d0d699STim Huang 		data |= (BIF0_CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
263c4d0d699STim Huang 			 BIF0_CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
264c4d0d699STim Huang 			 BIF0_CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
265c4d0d699STim Huang 			 BIF0_CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
266c4d0d699STim Huang 			 BIF0_CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
267c4d0d699STim Huang 			 BIF0_CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
268c4d0d699STim Huang 	} else {
269c4d0d699STim Huang 		data &= ~(BIF0_CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK |
270c4d0d699STim Huang 			  BIF0_CPM_CONTROL__TXCLK_DYN_GATE_ENABLE_MASK |
271c4d0d699STim Huang 			  BIF0_CPM_CONTROL__TXCLK_LCNT_GATE_ENABLE_MASK |
272c4d0d699STim Huang 			  BIF0_CPM_CONTROL__TXCLK_REGS_GATE_ENABLE_MASK |
273c4d0d699STim Huang 			  BIF0_CPM_CONTROL__TXCLK_PRBS_GATE_ENABLE_MASK |
274c4d0d699STim Huang 			  BIF0_CPM_CONTROL__REFCLK_REGS_GATE_ENABLE_MASK);
275c4d0d699STim Huang 	}
276c4d0d699STim Huang 
277c4d0d699STim Huang 	if (def != data)
278c4d0d699STim Huang 		WREG32_SOC15(NBIO, 0, regBIF0_CPM_CONTROL, data);
279c4d0d699STim Huang }
280c4d0d699STim Huang 
nbio_v7_7_update_medium_grain_light_sleep(struct amdgpu_device * adev,bool enable)281c4d0d699STim Huang static void nbio_v7_7_update_medium_grain_light_sleep(struct amdgpu_device *adev,
282c4d0d699STim Huang 						      bool enable)
283c4d0d699STim Huang {
284c4d0d699STim Huang 	uint32_t def, data;
285c4d0d699STim Huang 
286c4d0d699STim Huang 	if (enable && !(adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
287c4d0d699STim Huang 		return;
288c4d0d699STim Huang 
289c4d0d699STim Huang 	def = data = RREG32_SOC15(NBIO, 0, regBIF0_PCIE_CNTL2);
290c4d0d699STim Huang 	if (enable)
291c4d0d699STim Huang 		data |= BIF0_PCIE_CNTL2__SLV_MEM_LS_EN_MASK;
292c4d0d699STim Huang 	else
293c4d0d699STim Huang 		data &= ~BIF0_PCIE_CNTL2__SLV_MEM_LS_EN_MASK;
294c4d0d699STim Huang 
295c4d0d699STim Huang 	if (def != data)
296c4d0d699STim Huang 		WREG32_SOC15(NBIO, 0, regBIF0_PCIE_CNTL2, data);
297c4d0d699STim Huang 
298c4d0d699STim Huang 	def = data = RREG32_SOC15(NBIO, 0, regBIF0_PCIE_TX_POWER_CTRL_1);
299c4d0d699STim Huang 	if (enable) {
300c4d0d699STim Huang 		data |= (BIF0_PCIE_TX_POWER_CTRL_1__MST_MEM_LS_EN_MASK |
301c4d0d699STim Huang 			BIF0_PCIE_TX_POWER_CTRL_1__REPLAY_MEM_LS_EN_MASK);
302c4d0d699STim Huang 	} else {
303c4d0d699STim Huang 		data &= ~(BIF0_PCIE_TX_POWER_CTRL_1__MST_MEM_LS_EN_MASK |
304c4d0d699STim Huang 			BIF0_PCIE_TX_POWER_CTRL_1__REPLAY_MEM_LS_EN_MASK);
305c4d0d699STim Huang 	}
306c4d0d699STim Huang 
307c4d0d699STim Huang 	if (def != data)
308c4d0d699STim Huang 		WREG32_SOC15(NBIO, 0, regBIF0_PCIE_TX_POWER_CTRL_1, data);
309c4d0d699STim Huang }
310c4d0d699STim Huang 
nbio_v7_7_get_clockgating_state(struct amdgpu_device * adev,u64 * flags)311c4d0d699STim Huang static void nbio_v7_7_get_clockgating_state(struct amdgpu_device *adev,
312c4d0d699STim Huang 					    u64 *flags)
313c4d0d699STim Huang {
314c4d0d699STim Huang 	uint32_t data;
315c4d0d699STim Huang 
316c4d0d699STim Huang 	/* AMD_CG_SUPPORT_BIF_MGCG */
317c4d0d699STim Huang 	data = RREG32_SOC15(NBIO, 0, regBIF0_CPM_CONTROL);
318c4d0d699STim Huang 	if (data & BIF0_CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
319c4d0d699STim Huang 		*flags |= AMD_CG_SUPPORT_BIF_MGCG;
320c4d0d699STim Huang 
321c4d0d699STim Huang 	/* AMD_CG_SUPPORT_BIF_LS */
322c4d0d699STim Huang 	data = RREG32_SOC15(NBIO, 0, regBIF0_PCIE_CNTL2);
323c4d0d699STim Huang 	if (data & BIF0_PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
324c4d0d699STim Huang 		*flags |= AMD_CG_SUPPORT_BIF_LS;
325c4d0d699STim Huang }
326c4d0d699STim Huang 
327810ecd40SXiaojian Du const struct amdgpu_nbio_funcs nbio_v7_7_funcs = {
328810ecd40SXiaojian Du 	.get_hdp_flush_req_offset = nbio_v7_7_get_hdp_flush_req_offset,
329810ecd40SXiaojian Du 	.get_hdp_flush_done_offset = nbio_v7_7_get_hdp_flush_done_offset,
330810ecd40SXiaojian Du 	.get_pcie_index_offset = nbio_v7_7_get_pcie_index_offset,
331810ecd40SXiaojian Du 	.get_pcie_data_offset = nbio_v7_7_get_pcie_data_offset,
332810ecd40SXiaojian Du 	.get_pcie_port_index_offset = nbio_v7_7_get_pcie_port_index_offset,
333810ecd40SXiaojian Du 	.get_pcie_port_data_offset = nbio_v7_7_get_pcie_port_data_offset,
334810ecd40SXiaojian Du 	.get_rev_id = nbio_v7_7_get_rev_id,
335810ecd40SXiaojian Du 	.mc_access_enable = nbio_v7_7_mc_access_enable,
336810ecd40SXiaojian Du 	.get_memsize = nbio_v7_7_get_memsize,
337810ecd40SXiaojian Du 	.sdma_doorbell_range = nbio_v7_7_sdma_doorbell_range,
3384ac77cceSSonny Jiang 	.vcn_doorbell_range = nbio_v7_7_vcn_doorbell_range,
339810ecd40SXiaojian Du 	.enable_doorbell_aperture = nbio_v7_7_enable_doorbell_aperture,
340810ecd40SXiaojian Du 	.enable_doorbell_selfring_aperture = nbio_v7_7_enable_doorbell_selfring_aperture,
341810ecd40SXiaojian Du 	.ih_doorbell_range = nbio_v7_7_ih_doorbell_range,
342c4d0d699STim Huang 	.update_medium_grain_clock_gating = nbio_v7_7_update_medium_grain_clock_gating,
343c4d0d699STim Huang 	.update_medium_grain_light_sleep = nbio_v7_7_update_medium_grain_light_sleep,
344c4d0d699STim Huang 	.get_clockgating_state = nbio_v7_7_get_clockgating_state,
345810ecd40SXiaojian Du 	.ih_control = nbio_v7_7_ih_control,
346810ecd40SXiaojian Du 	.init_registers = nbio_v7_7_init_registers,
347*7a87040cSAlex Deucher 	.remap_hdp_registers = nbio_v7_7_remap_hdp_registers,
348810ecd40SXiaojian Du };
349