Home
last modified time | relevance | path

Searched refs:emif_ddr_phy_ctlr_1 (Results 1 – 25 of 32) sorted by relevance

12

/openbmc/u-boot/arch/arm/mach-omap2/omap4/
H A Dsdram_elpida.c45 .emif_ddr_phy_ctlr_1 = 0x049ff808
59 .emif_ddr_phy_ctlr_1 = 0x049ff418
73 .emif_ddr_phy_ctlr_1 = 0x049ff418
87 .emif_ddr_phy_ctlr_1 = 0x049ff418
/openbmc/u-boot/arch/arm/mach-omap2/omap5/
H A Dsdram.c45 .emif_ddr_phy_ctlr_1 = 0x0E28420d,
64 .emif_ddr_phy_ctlr_1 = 0x0E30400d,
83 .emif_ddr_phy_ctlr_1 = 0x0E28420d,
103 .emif_ddr_phy_ctlr_1 = 0x0024420A,
127 .emif_ddr_phy_ctlr_1 = 0x0034400A,
/openbmc/u-boot/board/ti/ti814x/
H A Devm.c51 .emif_ddr_phy_ctlr_1 = 0x00000007
60 .emif_ddr_phy_ctlr_1 = 0x00000007
/openbmc/u-boot/board/ti/am43xx/
H A Dboard.c165 .emif_ddr_phy_ctlr_1 = 0x0E284006,
198 .emif_ddr_phy_ctlr_1 = 0x0E004008,
224 .emif_ddr_phy_ctlr_1 = 0x0E004008,
247 .emif_ddr_phy_ctlr_1 = 0x0E004008,
270 .emif_ddr_phy_ctlr_1 = 0x0e084008,
296 .emif_ddr_phy_ctlr_1 = 0x00008009,
/openbmc/u-boot/board/siemens/draco/
H A Dboard.c100 PRINTARGS(emif_ddr_phy_ctlr_1); in print_ddr3_timings()
220 draco_ddr3_emif_reg_data.emif_ddr_phy_ctlr_1 = in board_init_ddr()
221 settings.ddr3.emif_ddr_phy_ctlr_1; in board_init_ddr()
H A Dboard.h42 unsigned int emif_ddr_phy_ctlr_1; /* 0x00100206 */ member
/openbmc/u-boot/board/ti/dra7xx/
H A Devm.c75 .emif_ddr_phy_ctlr_1 = 0x0E24400B,
100 .emif_ddr_phy_ctlr_1 = 0x0E24400B,
125 .emif_ddr_phy_ctlr_1 = 0x0E24400D,
150 .emif_ddr_phy_ctlr_1 = 0x0E24400E,
175 .emif_ddr_phy_ctlr_1 = 0x0E24400B,
200 .emif_ddr_phy_ctlr_1 = 0x0E24400B,
225 .emif_ddr_phy_ctlr_1 = 0x0E24400D,
250 .emif_ddr_phy_ctlr_1 = 0x0E24400D,
/openbmc/u-boot/board/ti/am335x/
H A Dboard.c113 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
123 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
205 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
217 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
228 .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
239 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY_400MHz |
/openbmc/u-boot/board/compulab/cl-som-am57x/
H A Dspl.c42 .emif_ddr_phy_ctlr_1 = 0x0e34400b,
110 .emif_ddr_phy_ctlr_1 = 0x0e34400b,
/openbmc/u-boot/board/phytec/pcm051/
H A Dboard.c86 .emif_ddr_phy_ctlr_1 = MT41J256M8HX15E_EMIF_READ_LATENCY |
129 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY |
/openbmc/linux/include/linux/
H A Dti-emif-sram.h35 u32 emif_ddr_phy_ctlr_1; member
97 offsetof(struct emif_regs_amx3, emif_ddr_phy_ctlr_1)); in ti_emif_asm_offsets()
/openbmc/u-boot/board/gumstix/pepper/
H A Dboard.c62 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
95 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
/openbmc/u-boot/board/isee/igep003x/
H A Dboard.c111 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
121 .emif_ddr_phy_ctlr_1 = K4B2G1646EBIH9_EMIF_READ_LATENCY,
/openbmc/u-boot/arch/arm/mach-omap2/am33xx/
H A Dddr.c167 writel(regs->emif_ddr_phy_ctlr_1, &emif_reg[nr]->emif_ddr_phy_ctrl_1); in config_sdram()
168 writel(regs->emif_ddr_phy_ctlr_1, &emif_reg[nr]->emif_ddr_phy_ctrl_1_shdw); in config_sdram()
316 writel(regs->emif_ddr_phy_ctlr_1, in config_ddr_phy()
318 writel(regs->emif_ddr_phy_ctlr_1, in config_ddr_phy()
H A Dchilisom.c92 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
/openbmc/u-boot/board/compulab/cm_t54/
H A Dspl.c30 .emif_ddr_phy_ctlr_1 = 0x0034400B,
/openbmc/u-boot/arch/arm/mach-omap2/
H A Demif-common.c153 writel(regs->emif_ddr_phy_ctlr_1, &emif->emif_ddr_phy_ctrl_1); in lpddr2_init()
186 writel(regs->emif_ddr_phy_ctlr_1, &emif->emif_ddr_phy_ctrl_1_shdw); in emif_update_timings()
218 writel(regs->emif_ddr_phy_ctlr_1, in omap5_ddr3_leveling()
221 writel(regs->emif_ddr_phy_ctlr_1, in omap5_ddr3_leveling()
291 writel(regs->emif_ddr_phy_ctlr_1, &emif->emif_ddr_phy_ctrl_1); in update_hwleveling_output()
292 writel(regs->emif_ddr_phy_ctlr_1, &emif->emif_ddr_phy_ctrl_1_shdw); in update_hwleveling_output()
988 regs->emif_ddr_phy_ctlr_1 = in emif_calculate_regs()
1002 print_timing_reg(regs->emif_ddr_phy_ctlr_1); in emif_calculate_regs()
/openbmc/u-boot/board/compulab/cm_t43/
H A Dspl.c42 .emif_ddr_phy_ctlr_1 = 0x0E004008,
/openbmc/u-boot/board/compulab/cm_t335/
H A Dspl.c55 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
/openbmc/u-boot/board/ti/ti816x/
H A Devm.c97 .emif_ddr_phy_ctlr_1 = EMIF_PHYCFG,
/openbmc/u-boot/board/BuR/brppt1/
H A Dboard.c64 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
/openbmc/u-boot/board/ti/am57xx/
H A Dboard.c121 .emif_ddr_phy_ctlr_1 = 0x0e24400b,
185 .emif_ddr_phy_ctlr_1 = 0x0e24400b,
248 .emif_ddr_phy_ctlr_1 = 0x0e24400f,
273 .emif_ddr_phy_ctlr_1 = 0x0e24400f,
/openbmc/u-boot/board/silica/pengwyn/
H A Dboard.c50 .emif_ddr_phy_ctlr_1 = MT41K128MJT187E_EMIF_READ_LATENCY |
/openbmc/u-boot/board/eets/pdu001/
H A Dboard.c181 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
/openbmc/u-boot/board/BuR/brxre1/
H A Dboard.c96 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,

12