/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/subdev/fb/ |
H A D | gddr3.c | 73 int CL, WR, CWL, DLL = 0, ODT = 0, RON, hi; in nvkm_gddr3_calc() local 80 DLL = !ram->next->bios.ramcfg_DLLoff; in nvkm_gddr3_calc() 89 DLL = !(ram->mr[1] & 0x1); in nvkm_gddr3_calc() 117 ram->mr[1] |= !DLL << 6; in nvkm_gddr3_calc()
|
H A D | sddr2.c | 63 int CL, WR, DLL = 0, ODT = 0; in nvkm_sddr2_calc() local 69 DLL = !ram->next->bios.ramcfg_DLLoff; in nvkm_sddr2_calc() 98 ram->mr[1] |= !DLL; in nvkm_sddr2_calc()
|
H A D | sddr3.c | 72 int CWL, CL, WR, DLL = 0, ODT = 0; in nvkm_sddr3_calc() local 74 DLL = !ram->next->bios.ramcfg_DLLoff; in nvkm_sddr3_calc() 115 ram->mr[1] |= !DLL; in nvkm_sddr3_calc()
|
/openbmc/linux/arch/arm/mach-omap2/ |
H A D | sleep24xx.S | 60 mov r5, #0x2000 @ set delay (DPLL relock + DLL relock) 76 strne r0, [r1] @ rewrite DLLA to force DLL reload 78 strne r0, [r1] @ rewrite DLLB to force DLL reload
|
H A D | sram242x.S | 52 orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos) 86 mov r4, #0x800 @ delay DLL relock, min 0x400 L3 clocks 172 cmp r2, #0x1 @ (SDR or DDR) do we need to adjust DLL 173 bne freq_out @ leave if SDR, no DLL function 180 mov r1, #0x2000 @ wait DLL relock, min 0x400 L3 clocks 291 orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos)
|
H A D | sram243x.S | 52 orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos) 86 mov r4, #0x800 @ delay DLL relock, min 0x400 L3 clocks 172 cmp r2, #0x1 @ (SDR or DDR) do we need to adjust DLL 173 bne freq_out @ leave if SDR, no DLL function 180 mov r1, #0x2000 @ wait DLL relock, min 0x400 L3 clocks 291 orr r10, r10, #0x8 @ make sure DLL on (es2 bit pos)
|
/openbmc/linux/arch/x86/boot/ |
H A D | early_serial_console.c | 21 #define DLL 0 /* Divisor Latch Low */ macro 39 outb(divisor & 0xff, port + DLL); in early_serial_init() 109 dll = inb(port + DLL); in probe_baud()
|
/openbmc/linux/tools/testing/kunit/ |
H A D | .gitignore | 2 # Byte-compiled / optimized / DLL files
|
/openbmc/qemu/qga/vss-win32/ |
H A D | qga-vss.def | 1 LIBRARY "QGA-PROVIDER.DLL"
|
/openbmc/linux/Documentation/devicetree/bindings/mmc/ |
H A D | sdhci-sprd.txt | 26 PHY DLL delays are used to delay the data valid window, and align the window 27 to sampling clock. PHY DLL delays can be configured by following properties,
|
H A D | sdhci-st.txt | 27 to configure DLL inside the flashSS, if so reg-names must also be 32 for eMMC on stih407 family silicon to configure DLL inside FlashSS.
|
H A D | cdns,sdhci.yaml | 34 # PHY DLL input delays: 84 # PHY DLL clock delays:
|
/openbmc/openbmc/poky/meta/recipes-extended/unzip/unzip/ |
H A D | CVE-2015-7697.patch | 28 #if (defined(DLL) && !defined(NO_SLIDE_REDIR))
|
/openbmc/openpower-inventory-upload/ |
H A D | .gitignore | 1 # Byte-compiled / optimized / DLL files
|
/openbmc/linux/arch/arm/mach-orion5x/ |
H A D | tsx09-common.c | 33 writel(divisor & 0xff, UART1_REG(DLL)); in qnap_tsx09_power_off()
|
/openbmc/linux/drivers/usb/serial/ |
H A D | io_16654.h | 40 #define DLL 8 // Bank2[ 0 ] Divisor Latch LSB macro
|
/openbmc/openbmc/poky/meta/recipes-core/gettext/gettext/ |
H A D | parallel.patch | 29 # OS/2 does not support a DLL name longer than 8 characters.
|
/openbmc/linux/arch/x86/kernel/ |
H A D | early_printk.c | 94 #define DLL 0 /* Divisor Latch Low */ macro 141 serial_out(early_serial_base, DLL, divisor & 0xff); in early_serial_hw_init()
|
/openbmc/linux/drivers/power/reset/ |
H A D | qnap-poweroff.c | 61 writel(divisor & 0xff, UART1_REG(DLL)); in qnap_power_off()
|
/openbmc/u-boot/board/Seagate/nas220/ |
H A D | kwbimage.cfg | 92 # bit8: 0, DLL reset=0 normal 99 # bit0: 0, DDR DLL enabled
|
/openbmc/linux/Documentation/misc-devices/ |
H A D | oxsemi-tornado.rst | 94 and the clock divisor (DLM/DLL) as follows to obtain such rates if so 101 |0 0 0| CPR2:CPR | TCR | DLM:DLL | 112 For example the value of 0x1f4004e2 will set CPR2/CPR, TCR and DLM/DLL
|
/openbmc/u-boot/board/Marvell/dreamplug/ |
H A D | kwbimage.cfg | 88 # bit8: 0, DLL reset=0 normal 94 # bit0: 0, DDR DLL enabled
|
/openbmc/u-boot/board/Marvell/sheevaplug/ |
H A D | kwbimage.cfg | 87 # bit8: 0, DLL reset=0 normal 93 # bit0: 0, DDR DLL enabled
|
/openbmc/u-boot/board/Seagate/dockstar/ |
H A D | kwbimage.cfg | 90 # bit8: 0, DLL reset=0 normal 96 # bit0: 0, DDR DLL enabled
|
/openbmc/u-boot/board/Marvell/guruplug/ |
H A D | kwbimage.cfg | 87 # bit8: 0, DLL reset=0 normal 93 # bit0: 0, DDR DLL enabled
|