Home
last modified time | relevance | path

Searched refs:CLK_TOP_MSDC50_0_SEL (Results 1 – 25 of 25) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Dmt7629-clk.h94 #define CLK_TOP_MSDC50_0_SEL 84 macro
H A Dmt7622-clk.h79 #define CLK_TOP_MSDC50_0_SEL 67 macro
H A Dmediatek,mt6795-clk.h104 #define CLK_TOP_MSDC50_0_SEL 93 macro
H A Dmt6765-clk.h144 #define CLK_TOP_MSDC50_0_SEL 109 macro
H A Dmt8173-clk.h106 #define CLK_TOP_MSDC50_0_SEL 96 macro
H A Dmediatek,mt8365-clk.h83 #define CLK_TOP_MSDC50_0_SEL 73 macro
H A Dmt2712-clk.h143 #define CLK_TOP_MSDC50_0_SEL 112 macro
H A Dmt8192-clk.h36 #define CLK_TOP_MSDC50_0_SEL 24 macro
/openbmc/u-boot/include/dt-bindings/clock/
H A Dmt7629-clk.h98 #define CLK_TOP_MSDC50_0_SEL 84 macro
/openbmc/linux/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c473 TOP_MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents, 0x70, 16, 4, 23, 0),
H A Dclk-mt8173-topckgen.c552 MUX_GATE_FLAGS(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents,
H A Dclk-mt7622.c412 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
H A Dclk-mt7629.c486 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
H A Dclk-mt2712.c663 MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents,
H A Dclk-mt8365.c440 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
H A Dclk-mt8192.c606 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
H A Dclk-mt6765.c412 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
/openbmc/linux/arch/arm64/boot/dts/mediatek/
H A Dmt8365-evk.dts143 assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
H A Dmt8365.dtsi538 clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>,
H A Dmt6795.dtsi645 <&topckgen CLK_TOP_MSDC50_0_SEL>;
H A Dmt8173-elm.dtsi398 assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
H A Dmt7622.dtsi704 <&topckgen CLK_TOP_MSDC50_0_SEL>;
H A Dmt8192.dtsi1344 clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>,
/openbmc/linux/Documentation/devicetree/bindings/mmc/
H A Dmtk-sd.yaml324 assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
/openbmc/u-boot/drivers/clk/mediatek/
H A Dclk-mt7629.c379 MUX_GATE(CLK_TOP_MSDC50_0_SEL, uart_parents, 0x60, 24, 3, 31),