Home
last modified time | relevance | path

Searched refs:CLKID_MPLL1_DIV (Results 1 – 9 of 9) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Daxg-clkc.h77 #define CLKID_MPLL1_DIV 66 macro
H A Dgxbb-clkc.h151 #define CLKID_MPLL1_DIV 143 macro
H A Dmeson8b-clkc.h104 #define CLKID_MPLL1_DIV 97 macro
H A Dg12a-clkc.h81 #define CLKID_MPLL1_DIV 70 macro
/openbmc/u-boot/drivers/clk/
H A Dclk_meson.c54 #define CLKID_MPLL1_DIV 143 macro
/openbmc/linux/drivers/clk/meson/
H A Dmeson8b.c2873 [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
3077 [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
3292 [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
H A Dgxbb.c2876 [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
3083 [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
H A Dg12a.c4321 [CLKID_MPLL1_DIV] = &g12a_mpll1_div.hw,
4546 [CLKID_MPLL1_DIV] = &g12a_mpll1_div.hw,
4806 [CLKID_MPLL1_DIV] = &g12a_mpll1_div.hw,
H A Daxg.c1962 [CLKID_MPLL1_DIV] = &axg_mpll1_div.hw,