Home
last modified time | relevance | path

Searched refs:CLKID_MPLL0_DIV (Results 1 – 9 of 9) sorted by relevance

/openbmc/linux/include/dt-bindings/clock/
H A Daxg-clkc.h76 #define CLKID_MPLL0_DIV 65 macro
H A Dgxbb-clkc.h150 #define CLKID_MPLL0_DIV 142 macro
H A Dmeson8b-clkc.h103 #define CLKID_MPLL0_DIV 96 macro
H A Dg12a-clkc.h80 #define CLKID_MPLL0_DIV 69 macro
/openbmc/u-boot/drivers/clk/
H A Dclk_meson.c53 #define CLKID_MPLL0_DIV 142 macro
/openbmc/linux/drivers/clk/meson/
H A Dmeson8b.c2872 [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
3076 [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
3291 [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
H A Dgxbb.c2875 [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
3082 [CLKID_MPLL0_DIV] = &gxl_mpll0_div.hw,
H A Dg12a.c4320 [CLKID_MPLL0_DIV] = &g12a_mpll0_div.hw,
4545 [CLKID_MPLL0_DIV] = &g12a_mpll0_div.hw,
4805 [CLKID_MPLL0_DIV] = &g12a_mpll0_div.hw,
H A Daxg.c1961 [CLKID_MPLL0_DIV] = &axg_mpll0_div.hw,