/openbmc/linux/sound/pcmcia/pdaudiocf/ |
H A D | pdaudiocf_irq.c | 1 // SPDX-License-Identifier: GPL-2.0-or-later 18 struct snd_pdacf *chip = dev; in pdacf_interrupt() local 22 if ((chip->chip_status & (PDAUDIOCF_STAT_IS_STALE| in pdacf_interrupt() 27 stat = inw(chip->port + PDAUDIOCF_REG_ISR); in pdacf_interrupt() 31 if (chip->pcm_substream) in pdacf_interrupt() 37 snd_ak4117_check_rate_and_errors(chip->ak4117, 0); in pdacf_interrupt() 43 while (size-- > 0) { in pdacf_transfer_mono16() 53 while (size-- > 0) { in pdacf_transfer_mono32() 63 while (size-- > 0) { in pdacf_transfer_stereo16() 73 while (size-- > 0) { in pdacf_transfer_stereo32() [all …]
|
/openbmc/linux/drivers/dma/dw-edma/ |
H A D | dw-edma-pcie.c | 1 // SPDX-License-Identifier: GPL-2.0 3 * Copyright (c) 2018-2019 Synopsys, Inc. and/or its affiliates. 14 #include <linux/pci-epf.h> 18 #include "dw-edma-core.h" 29 .off = b, \ 35 off_t off; member 58 .rg.off = 0x00001000, /* 4 Kbytes */ 62 /* Channel 0 - BAR 2, offset 0 Mbytes, size 2 Kbytes */ 64 /* Channel 1 - BAR 2, offset 2 Mbytes, size 2 Kbytes */ 68 /* Channel 0 - BAR 2, offset 4 Mbytes, size 2 Kbytes */ [all …]
|
/openbmc/linux/drivers/pinctrl/ |
H A D | pinctrl-cy8c95x0.c | 1 // SPDX-License-Identifier: GPL-2.0-only 27 #include <linux/pinctrl/pinconf-generic.h> 82 { "irq-gpios", &cy8c95x0_irq_gpios, 1, ACPI_GPIO_QUIRK_ABSOLUTE_NUMBER }, 94 ret = acpi_dev_gpio_irq_get_by(ACPI_COMPANION(dev), "irq-gpios", 0); in cy8c95x0_acpi_get_irq() 107 * Since first controller (gpio-sch.c) and second 108 * (gpio-dwapb.c) are at the fixed bases, we may safely 126 * struct cy8c95x0_pinctrl - driver data 137 * @nport: Number of Gports in this chip 138 * @gpio_chip: gpiolib chip 144 * @name: Chip controller name [all …]
|
/openbmc/linux/drivers/gpio/ |
H A D | gpio-max732x.c | 1 // SPDX-License-Identifier: GPL-2.0-only 26 * - Push Pull Output 27 * - Input 28 * - Open Drain I/O 37 * - Group A : by I2C address 0b'110xxxx 38 * - Group B : by I2C address 0b'101xxxx 52 * NOTE: MAX7328/MAX7329 are drop-in replacements for PCF8574/a, so 57 #define PORT_OUTPUT 0x1 /* 'O' Push-Pull, Output Only */ 59 #define PORT_OPENDRAIN 0x3 /* 'P' Open-Drain, I/O */ 154 static int max732x_writeb(struct max732x_chip *chip, int group_a, uint8_t val) in max732x_writeb() argument [all …]
|
H A D | gpio-hisi.c | 1 // SPDX-License-Identifier: GPL-2.0-only 33 #define HISI_GPIO_DRIVER_NAME "gpio-hisi" 36 struct gpio_chip chip; member 43 static inline u32 hisi_gpio_read_reg(struct gpio_chip *chip, in hisi_gpio_read_reg() argument 44 unsigned int off) in hisi_gpio_read_reg() argument 47 container_of(chip, struct hisi_gpio, chip); in hisi_gpio_read_reg() 48 void __iomem *reg = hisi_gpio->reg_base + off; in hisi_gpio_read_reg() 53 static inline void hisi_gpio_write_reg(struct gpio_chip *chip, in hisi_gpio_write_reg() argument 54 unsigned int off, u32 val) in hisi_gpio_write_reg() argument 57 container_of(chip, struct hisi_gpio, chip); in hisi_gpio_write_reg() [all …]
|
H A D | gpio-adp5520.c | 1 // SPDX-License-Identifier: GPL-2.0-or-later 23 static int adp5520_gpio_get_value(struct gpio_chip *chip, unsigned off) in adp5520_gpio_get_value() argument 28 dev = gpiochip_get_data(chip); in adp5520_gpio_get_value() 35 if (test_bit(off, &dev->output)) in adp5520_gpio_get_value() 36 adp5520_read(dev->master, ADP5520_GPIO_OUT, ®_val); in adp5520_gpio_get_value() 38 adp5520_read(dev->master, ADP5520_GPIO_IN, ®_val); in adp5520_gpio_get_value() 40 return !!(reg_val & dev->lut[off]); in adp5520_gpio_get_value() 43 static void adp5520_gpio_set_value(struct gpio_chip *chip, in adp5520_gpio_set_value() argument 44 unsigned off, int val) in adp5520_gpio_set_value() argument 47 dev = gpiochip_get_data(chip); in adp5520_gpio_set_value() [all …]
|
H A D | gpio-pca953x.c | 1 // SPDX-License-Identifier: GPL-2.0-only 126 { "irq-gpios", &pca953x_irq_gpios, 1, ACPI_GPIO_QUIRK_ABSOLUTE_NUMBER }, 138 ret = acpi_dev_gpio_irq_get_by(ACPI_COMPANION(dev), "irq-gpios", 0); in pca953x_acpi_get_irq() 152 * relative. Since first controller (gpio-sch.c) and 153 * second (gpio-dwapb.c) are at the fixed bases, we may 175 #define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ) argument 220 u8 (*recalc_addr)(struct pca953x_chip *chip, int reg, int off); 221 bool (*check_reg)(struct pca953x_chip *chip, unsigned int reg, 225 static int pca953x_bank_shift(struct pca953x_chip *chip) in pca953x_bank_shift() argument 227 return fls((chip->gpio_chip.ngpio - 1) / BANK_SZ); in pca953x_bank_shift() [all …]
|
/openbmc/u-boot/drivers/misc/ |
H A D | ds4510.c | 1 // SPDX-License-Identifier: GPL-2.0 8 * and 4 programmable non-volatile GPIO pins. 32 static int ds4510_mem_write(uint8_t chip, int offset, uint8_t *buf, int count) in ds4510_mem_write() argument 38 wrlen = DS4510_EEPROM_PAGE_SIZE - in ds4510_mem_write() 42 if (i2c_write(chip, offset, 1, &buf[i], wrlen)) in ds4510_mem_write() 43 return -1; in ds4510_mem_write() 50 count -= wrlen; in ds4510_mem_write() 61 static int ds4510_mem_read(uint8_t chip, int offset, uint8_t *buf, int count) in ds4510_mem_read() argument 63 return i2c_read(chip, offset, 1, buf, count); in ds4510_mem_read() 68 * nv = 0 - Writes to SEEPROM registers behave like EEPROM [all …]
|
/openbmc/linux/arch/mips/alchemy/common/ |
H A D | gpiolib.c | 2 * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org> 35 #include <asm/mach-au1x00/gpio-au1000.h> 36 #include <asm/mach-au1x00/gpio-au1300.h> 38 static int gpio2_get(struct gpio_chip *chip, unsigned offset) in gpio2_get() argument 43 static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value) in gpio2_set() argument 48 static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset) in gpio2_direction_input() argument 53 static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset, in gpio2_direction_output() argument 60 static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset) in gpio2_to_irq() argument 66 static int gpio1_get(struct gpio_chip *chip, unsigned offset) in gpio1_get() argument 71 static void gpio1_set(struct gpio_chip *chip, in gpio1_set() argument [all …]
|
/openbmc/linux/tools/perf/pmu-events/arch/s390/cf_zec12/ |
H A D | extended.json | 3 "Unit": "CPU-M-CF", 7 …"PublicDescription": "Level-1 Data TLB miss in progress. Incremented by one for every cycle a DTLB… 10 "Unit": "CPU-M-CF", 14 …"PublicDescription": "Level-1 Instruction TLB miss in progress. Incremented by one for every cycle… 17 "Unit": "CPU-M-CF", 21 …on": "A directory write to the Level-1 Data cache directory where the returned cache line was sour… 24 "Unit": "CPU-M-CF", 28 … "A directory write to the Level-1 Instruction cache directory where the returned cache line was s… 31 "Unit": "CPU-M-CF", 35 …on": "A directory write to the Level-1 Data cache directory where the returned cache line was sour… [all …]
|
/openbmc/linux/arch/arm/mach-s3c/ |
H A D | gpio-samsung.c | 1 // SPDX-License-Identifier: GPL-2.0 3 // Copyright (c) 2009-2011 Samsung Electronics Co., Ltd. 11 // Samsung - GPIOlib support 31 #include "regs-gpio.h" 32 #include "gpio-samsung.h" 35 #include "gpio-core.h" 36 #include "gpio-cfg.h" 37 #include "gpio-cfg-helpers.h" 40 static int samsung_gpio_setpull_updown(struct samsung_gpio_chip *chip, in samsung_gpio_setpull_updown() argument 41 unsigned int off, samsung_gpio_pull_t pull) in samsung_gpio_setpull_updown() argument [all …]
|
H A D | gpio-cfg-helpers.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 8 * Samsung Platform - GPIO pin configuration helper definitions 23 static inline int samsung_gpio_do_setcfg(struct samsung_gpio_chip *chip, in samsung_gpio_do_setcfg() argument 24 unsigned int off, unsigned int config) in samsung_gpio_do_setcfg() argument 26 return (chip->config->set_config)(chip, off, config); in samsung_gpio_do_setcfg() 29 static inline int samsung_gpio_do_setpull(struct samsung_gpio_chip *chip, in samsung_gpio_do_setpull() argument 30 unsigned int off, samsung_gpio_pull_t pull) in samsung_gpio_do_setpull() argument 32 return (chip->config->set_pull)(chip, off, pull); in samsung_gpio_do_setpull()
|
/openbmc/linux/sound/ppc/ |
H A D | burgundy.c | 1 // SPDX-License-Identifier: GPL-2.0-or-later 20 snd_pmac_burgundy_busy_wait(struct snd_pmac *chip) in snd_pmac_burgundy_busy_wait() argument 23 while ((in_le32(&chip->awacs->codec_ctrl) & MASK_NEWECMD) && timeout--) in snd_pmac_burgundy_busy_wait() 30 snd_pmac_burgundy_extend_wait(struct snd_pmac *chip) in snd_pmac_burgundy_extend_wait() argument 34 while (!(in_le32(&chip->awacs->codec_stat) & MASK_EXTEND) && timeout--) in snd_pmac_burgundy_extend_wait() 39 while ((in_le32(&chip->awacs->codec_stat) & MASK_EXTEND) && timeout--) in snd_pmac_burgundy_extend_wait() 46 snd_pmac_burgundy_wcw(struct snd_pmac *chip, unsigned addr, unsigned val) in snd_pmac_burgundy_wcw() argument 48 out_le32(&chip->awacs->codec_ctrl, addr + 0x200c00 + (val & 0xff)); in snd_pmac_burgundy_wcw() 49 snd_pmac_burgundy_busy_wait(chip); in snd_pmac_burgundy_wcw() 50 out_le32(&chip->awacs->codec_ctrl, addr + 0x200d00 +((val>>8) & 0xff)); in snd_pmac_burgundy_wcw() [all …]
|
/openbmc/linux/drivers/leds/ |
H A D | leds-an30259a.c | 1 // SPDX-License-Identifier: GPL-2.0+ 3 // Driver for Panasonic AN30259A 3-channel LED driver 24 #define AN30259A_LED_EN(x) BIT((x) - 1) 25 #define AN30259A_LED_SLOPE(x) BIT(((x) - 1) + 4) 27 #define AN30259A_REG_LEDCC(x) (0x03 + ((x) - 1)) 30 #define AN30259A_REG_SLOPE(x) (0x06 + ((x) - 1)) 34 #define AN30259A_REG_LEDCNT1(x) (0x09 + (4 * ((x) - 1))) 38 #define AN30259A_REG_LEDCNT2(x) (0x0A + (4 * ((x) - 1))) 43 #define AN30259A_REG_LEDCNT3(x) (0x0B + (4 * ((x) - 1))) 47 #define AN30259A_REG_LEDCNT4(x) (0x0C + (4 * ((x) - 1))) [all …]
|
H A D | leds-aw2013.c | 1 // SPDX-License-Identifier: GPL-2.0+ 2 // Driver for Awinic AW2013 3-channel LED driver 29 #define AW2013_LCFG_IMAX_MASK (BIT(0) | BIT(1)) // Should be 0-3 39 #define AW2013_LEDT0_T1(x) ((x) << 4) // Should be 0-7 40 #define AW2013_LEDT0_T2(x) (x) // Should be 0-5 43 #define AW2013_LEDT1_T3(x) ((x) << 4) // Should be 0-7 44 #define AW2013_LEDT1_T4(x) (x) // Should be 0-7 47 #define AW2013_LEDT2_T0(x) ((x) << 4) // Should be 0-8 48 #define AW2013_LEDT2_REPEAT(x) (x) // Should be 0-15 57 struct aw2013 *chip; member [all …]
|
/openbmc/linux/drivers/pwm/ |
H A D | pwm-pca9685.c | 1 // SPDX-License-Identifier: GPL-2.0-only 3 * Driver for PCA9685 16-channel 12-bit PWM LED controller 8 * based on the pwm-twl-led.c driver 26 * Because the PCA9685 has only one prescaler per chip, only the first channel 79 struct pwm_chip chip; member 89 static inline struct pca9685 *to_pca(struct pwm_chip *chip) in to_pca() argument 91 return container_of(chip, struct pca9685, chip); in to_pca() 98 if (bitmap_empty(pca->pwms_enabled, PCA9685_MAXCHAN + 1)) in pca9685_prescaler_can_change() 101 if (bitmap_weight(pca->pwms_enabled, PCA9685_MAXCHAN + 1) > 1) in pca9685_prescaler_can_change() 107 return test_bit(channel, pca->pwms_enabled); in pca9685_prescaler_can_change() [all …]
|
H A D | pwm-twl-led.c | 1 // SPDX-License-Identifier: GPL-2.0-only 8 * This driver is a complete rewrite of the former pwm-twl6030.c authorded by: 15 * - The twl6030 hardware only supports two period lengths (128 clock ticks and 17 * - The hardware doesn't support ON = 0, so the active part of a period doesn't 19 * - The hardware could support inverted polarity (with a similar limitation as 21 * - The hardware emits a constant low output when disabled. 22 * - A request for .duty_cycle = 0 results in an output wave with one active 24 * - The driver only implements setting the relative duty cycle. 25 * - The driver doesn't implement .get_state(). 38 * - LEDA uses PWMA [all …]
|
H A D | pwm-twl.c | 1 // SPDX-License-Identifier: GPL-2.0-only 49 struct pwm_chip chip; member 55 static inline struct twl_pwm_chip *to_twl(struct pwm_chip *chip) in to_twl() argument 57 return container_of(chip, struct twl_pwm_chip, chip); in to_twl() 60 static int twl_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm, in twl_pwm_config() argument 69 * On-cycle is set to 1 (the minimum allowed value) in twl_pwm_config() 70 * The off time of 0 is not configurable, so the mapping is: in twl_pwm_config() 71 * 0 -> off cycle = 2, in twl_pwm_config() 72 * 1 -> off cycle = 2, in twl_pwm_config() 73 * 2 -> off cycle = 3, in twl_pwm_config() [all …]
|
/openbmc/linux/arch/powerpc/platforms/powernv/ |
H A D | opal-xscom.c | 1 // SPDX-License-Identifier: GPL-2.0-or-later 30 * its form. Bits 4-11 are always 0. in opal_scom_unmangle() 34 * of the 64-bit address, and thus cannot use the indirect bit. in opal_scom_unmangle() 37 * bits 4-7 (IBM notation) instead of bit 0-3 in this API, we in opal_scom_unmangle() 40 * For in-kernel use, we don't need to do this mangling. In in opal_scom_unmangle() 41 * kernel won't have bits 4-7 set. in opal_scom_unmangle() 44 * debugfs will always set 0-3 = 0 and clear 4-7 in opal_scom_unmangle() 45 * kernel will always clear 0-3 = 0 and set 4-7 in opal_scom_unmangle() 55 static int opal_scom_read(uint32_t chip, uint64_t addr, u64 reg, u64 *value) in opal_scom_read() argument 61 rc = opal_xscom_read(chip, reg, (__be64 *)__pa(&v)); in opal_scom_read() [all …]
|
/openbmc/linux/drivers/pinctrl/spear/ |
H A D | pinctrl-plgpio.c | 58 * chip: gpio framework specific chip information structure 60 * machines where mapping b/w pin and offset is not 1-to-1. 62 * machines where mapping b/w pin and offset is not 1-to-1. 71 struct gpio_chip chip; member 115 static int plgpio_direction_input(struct gpio_chip *chip, unsigned offset) in plgpio_direction_input() argument 117 struct plgpio *plgpio = gpiochip_get_data(chip); in plgpio_direction_input() 121 if (plgpio->p2o && (plgpio->p2o_regs & PTO_DIR_REG)) { in plgpio_direction_input() 122 offset = plgpio->p2o(offset); in plgpio_direction_input() 123 if (offset == -1) in plgpio_direction_input() 124 return -EINVAL; in plgpio_direction_input() [all …]
|
/openbmc/linux/drivers/pinctrl/sunplus/ |
H A D | sppctl.c | 1 // SPDX-License-Identifier: GPL-2.0 20 #include <linux/pinctrl/pinconf-generic.h> 23 #include <dt-bindings/pinctrl/sppctl-sp7021.h> 26 #include "../pinctrl-utils.h" 34 struct gpio_chip chip; member 38 static inline u32 sppctl_first_readl(struct sppctl_gpio_chip *spp_gchip, u32 off) in sppctl_first_readl() argument 40 return readl(spp_gchip->first_base + SPPCTL_GPIO_OFF_FIRST + off); in sppctl_first_readl() 43 static inline void sppctl_first_writel(struct sppctl_gpio_chip *spp_gchip, u32 val, u32 off) in sppctl_first_writel() argument 45 writel(val, spp_gchip->first_base + SPPCTL_GPIO_OFF_FIRST + off); in sppctl_first_writel() 48 static inline u32 sppctl_gpio_master_readl(struct sppctl_gpio_chip *spp_gchip, u32 off) in sppctl_gpio_master_readl() argument [all …]
|
/openbmc/linux/tools/perf/pmu-events/arch/s390/cf_z14/ |
H A D | extended.json | 3 "Unit": "CPU-M-CF", 6 "BriefDescription": "L1D Read-only Exclusive Writes", 7 …blicDescription": "A directory write to the Level-1 Data cache where the line was originally in a … 10 "Unit": "CPU-M-CF", 17 "Unit": "CPU-M-CF", 21 …data cache. Incremented by one for every TLB2 miss in progress for the Level-1 Data cache on this … 24 "Unit": "CPU-M-CF", 27 "BriefDescription": "DTLB2 One-Megabyte Page Writes", 28 … into the Combined Region and Segment Table Entry array in the Level-2 TLB for a one-megabyte page… 31 "Unit": "CPU-M-CF", [all …]
|
/openbmc/linux/tools/perf/pmu-events/arch/s390/cf_z16/ |
H A D | extended.json | 3 "Unit": "CPU-M-CF", 6 "BriefDescription": "L1D Read-only Exclusive Writes", 7 …blicDescription": "A directory write to the Level-1 Data cache where the line was originally in a … 10 "Unit": "CPU-M-CF", 14 … Translation Lookaside Buffer 2 (TLB2) and the request was made by the Level-1 Data cache. This is… 17 "Unit": "CPU-M-CF", 21 …ress for a request made by the Level-1 Data cache. Incremented by one for every TLB2 miss in progr… 24 "Unit": "CPU-M-CF", 28 … into the Combined Region and Segment Table Entry array in the Level-2 TLB for a one-megabyte page… 31 "Unit": "CPU-M-CF", [all …]
|
/openbmc/linux/tools/perf/pmu-events/arch/s390/cf_z15/ |
H A D | extended.json | 3 "Unit": "CPU-M-CF", 6 "BriefDescription": "L1D Read-only Exclusive Writes", 7 …blicDescription": "A directory write to the Level-1 Data cache where the line was originally in a … 10 "Unit": "CPU-M-CF", 17 "Unit": "CPU-M-CF", 21 …data cache. Incremented by one for every TLB2 miss in progress for the Level-1 Data cache on this … 24 "Unit": "CPU-M-CF", 27 "BriefDescription": "DTLB2 One-Megabyte Page Writes", 28 … into the Combined Region and Segment Table Entry array in the Level-2 TLB for a one-megabyte page… 31 "Unit": "CPU-M-CF", [all …]
|
/openbmc/linux/tools/perf/pmu-events/arch/s390/cf_z196/ |
H A D | extended.json | 3 "Unit": "CPU-M-CF", 7 …on": "A directory write to the Level-1 Data Cache directory where the returned cache line was sour… 10 "Unit": "CPU-M-CF", 14 … "A directory write to the Level-1 Instruction Cache directory where the returned cache line was s… 17 "Unit": "CPU-M-CF", 21 …"PublicDescription": "Level-1 Data TLB miss in progress. Incremented by one for every cycle a DTLB… 24 "Unit": "CPU-M-CF", 28 …"PublicDescription": "Level-1 Instruction TLB miss in progress. Incremented by one for every cycle… 31 "Unit": "CPU-M-CF", 35 "PublicDescription": "Incremented by one for every store sent to Level-2 cache." [all …]
|