Searched +full:0 +full:xae90400 (Results 1 – 8 of 8) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | dp-controller.yaml | 71 - description: phy 0 parent 101 const: 0 103 vdda-0p9-supply: 111 port@0: 127 enum: [ 0, 1, 2, 3 ] 136 - port@0 183 reg = <0xae90000 0x200>, 184 <0xae90200 0x200>, 185 <0xae90400 0xc00>, 186 <0xae91000 0x400>, [all …]
|
H A D | qcom,sc7180-mdss.yaml | 45 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 65 "^phy@[0-9a-f]+$": 89 reg = <0xae00000 0x1000>; 104 iommus = <&apps_smmu 0x800 0x2>; 109 reg = <0x0ae01000 0x8f000>, 110 <0x0aeb0000 0x2008>; 124 interrupts = <0>; 130 #size-cells = <0>; [all …]
|
H A D | qcom,sc7280-mdss.yaml | 45 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 65 "^edp@[0-9a-f]+$": 71 "^phy@[0-9a-f]+$": 97 reg = <0xae00000 0x1000>; 114 iommus = <&apps_smmu 0x900 0x402>; 119 reg = <0x0ae01000 0x8f000>, 120 <0x0aeb0000 0x2008>; 138 interrupts = <0>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sc8180x.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 41 #size-cells = <0>; 43 CPU0: cpu@0 { 46 reg = <0x0 0x0>; 50 qcom,freq-domain = <&cpufreq_hw 0>; 57 clocks = <&cpufreq_hw 0>; 75 reg = <0x0 0x100>; 79 qcom,freq-domain = <&cpufreq_hw 0>; 86 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8350.dtsi | 36 #clock-cells = <0>; 44 #clock-cells = <0>; 50 #size-cells = <0>; 52 CPU0: cpu@0 { 55 reg = <0x0 0x0>; 56 clocks = <&cpufreq_hw 0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 79 reg = <0x0 0x100>; 80 clocks = <&cpufreq_hw 0>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8550.dtsi | 36 #clock-cells = <0>; 41 #clock-cells = <0>; 45 #clock-cells = <0>; 53 #clock-cells = <0>; 62 #clock-cells = <0>; 68 #size-cells = <0>; 70 CPU0: cpu@0 { 73 reg = <0 0>; 74 clocks = <&cpufreq_hw 0>; 79 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8450.dtsi | 36 #clock-cells = <0>; 42 #clock-cells = <0>; 49 #size-cells = <0>; 51 CPU0: cpu@0 { 54 reg = <0x0 0x0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 61 clocks = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 83 qcom,freq-domain = <&cpufreq_hw 0>; 85 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sc8280xp.dtsi | 32 #clock-cells = <0>; 37 #clock-cells = <0>; 44 #size-cells = <0>; 46 CPU0: cpu@0 { 49 reg = <0x0 0x0>; 50 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 76 reg = <0x0 0x100>; 77 clocks = <&cpufreq_hw 0>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|