Home
last modified time | relevance | path

Searched +full:0 +full:x3ffff (Results 1 – 25 of 169) sorted by relevance

1234567

/openbmc/linux/sound/soc/fsl/
H A Dfsl_audmix.h15 #define FSL_AUDMIX_CTR 0x200 /* Control */
16 #define FSL_AUDMIX_STR 0x204 /* Status */
18 #define FSL_AUDMIX_ATCR0 0x208 /* Attenuation Control */
19 #define FSL_AUDMIX_ATIVAL0 0x20c /* Attenuation Initial Value */
20 #define FSL_AUDMIX_ATSTPUP0 0x210 /* Attenuation step up factor */
21 #define FSL_AUDMIX_ATSTPDN0 0x214 /* Attenuation step down factor */
22 #define FSL_AUDMIX_ATSTPTGT0 0x218 /* Attenuation step target */
23 #define FSL_AUDMIX_ATTNVAL0 0x21c /* Attenuation Value */
24 #define FSL_AUDMIX_ATSTP0 0x220 /* Attenuation step number */
26 #define FSL_AUDMIX_ATCR1 0x228 /* Attenuation Control */
[all …]
H A Dfsl_audmix.c38 SOC_ENUM_SINGLE_S(FSL_AUDMIX_ATCR0, 0, endis_sel),
41 SOC_ENUM_SINGLE_S(FSL_AUDMIX_ATCR1, 0, endis_sel),
53 { .tdms = 0, .clk = 0, .msg = "" },
59 { .tdms = 3, .clk = 0, .msg = "DIS->MIX: Please start both TDMs!\n" }
61 { .tdms = 1, .clk = 0, .msg = "TDM1->DIS: TDM1 not started!\n" },
63 { .tdms = 0, .clk = 0, .msg = "" },
67 { .tdms = 3, .clk = 0, .msg = "TDM1->MIX: Please start both TDMs!\n" }
69 { .tdms = 2, .clk = 0, .msg = "TDM2->DIS: TDM2 not started!\n" },
73 { .tdms = 0, .clk = 0, .msg = "" },
75 { .tdms = 3, .clk = 0, .msg = "TDM2->MIX: Please start both TDMs!\n" }
[all …]
/openbmc/linux/drivers/gpu/drm/mxsfb/
H A Dmxsfb_regs.h15 #define LCDC_CTRL 0x00
16 #define LCDC_CTRL1 0x10
17 #define LCDC_V3_TRANSFER_COUNT 0x20
18 #define LCDC_V4_CTRL2 0x20
19 #define LCDC_V4_TRANSFER_COUNT 0x30
20 #define LCDC_V4_CUR_BUF 0x40
21 #define LCDC_V4_NEXT_BUF 0x50
22 #define LCDC_V3_CUR_BUF 0x30
23 #define LCDC_V3_NEXT_BUF 0x40
24 #define LCDC_VDCTRL0 0x70
[all …]
H A Dlcdif_regs.h15 #define LCDC_V8_CTRL 0x00
16 #define LCDC_V8_DISP_PARA 0x10
17 #define LCDC_V8_DISP_SIZE 0x14
18 #define LCDC_V8_HSYN_PARA 0x18
19 #define LCDC_V8_VSYN_PARA 0x1c
20 #define LCDC_V8_VSYN_HSYN_WIDTH 0x20
21 #define LCDC_V8_INT_STATUS_D0 0x24
22 #define LCDC_V8_INT_ENABLE_D0 0x28
23 #define LCDC_V8_INT_STATUS_D1 0x30
24 #define LCDC_V8_INT_ENABLE_D1 0x34
[all …]
/openbmc/linux/drivers/accel/habanalabs/include/goya/asic_reg/
H A Dmmu_masks.h23 #define MMU_INPUT_FIFO_THRESHOLD_PCI_SHIFT 0
24 #define MMU_INPUT_FIFO_THRESHOLD_PCI_MASK 0x7
26 #define MMU_INPUT_FIFO_THRESHOLD_PSOC_MASK 0x70
28 #define MMU_INPUT_FIFO_THRESHOLD_DMA_MASK 0x700
30 #define MMU_INPUT_FIFO_THRESHOLD_CPU_MASK 0x7000
32 #define MMU_INPUT_FIFO_THRESHOLD_MME_MASK 0x70000
34 #define MMU_INPUT_FIFO_THRESHOLD_TPC_MASK 0x700000
36 #define MMU_INPUT_FIFO_THRESHOLD_OTHER_MASK 0x7000000
39 #define MMU_MMU_ENABLE_R_SHIFT 0
40 #define MMU_MMU_ENABLE_R_MASK 0x1
[all …]
H A Ddma_macro_masks.h23 #define DMA_MACRO_LBW_RANGE_HIT_BLOCK_R_SHIFT 0
24 #define DMA_MACRO_LBW_RANGE_HIT_BLOCK_R_MASK 0xFFFF
27 #define DMA_MACRO_LBW_RANGE_MASK_R_SHIFT 0
28 #define DMA_MACRO_LBW_RANGE_MASK_R_MASK 0x3FFFFFF
31 #define DMA_MACRO_LBW_RANGE_BASE_R_SHIFT 0
32 #define DMA_MACRO_LBW_RANGE_BASE_R_MASK 0x3FFFFFF
35 #define DMA_MACRO_HBW_RANGE_HIT_BLOCK_R_SHIFT 0
36 #define DMA_MACRO_HBW_RANGE_HIT_BLOCK_R_MASK 0xFF
39 #define DMA_MACRO_HBW_RANGE_MASK_49_32_R_SHIFT 0
40 #define DMA_MACRO_HBW_RANGE_MASK_49_32_R_MASK 0x3FFFF
[all …]
H A Ddma_nrtr_masks.h23 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0
24 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F
26 #define DMA_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00
28 #define DMA_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000
30 #define DMA_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000
33 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0
34 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F
36 #define DMA_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00
38 #define DMA_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000
40 #define DMA_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000
[all …]
H A Dtpc0_nrtr_masks.h23 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0
24 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F
26 #define TPC0_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00
28 #define TPC0_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000
30 #define TPC0_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000
33 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0
34 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F
36 #define TPC0_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00
38 #define TPC0_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000
40 #define TPC0_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000
[all …]
H A Dpci_nrtr_masks.h23 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0
24 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F
26 #define PCI_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00
28 #define PCI_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000
30 #define PCI_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000
33 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0
34 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F
36 #define PCI_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00
38 #define PCI_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000
40 #define PCI_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000
[all …]
H A Dstlb_masks.h23 #define STLB_CACHE_INV_PRODUCER_INDEX_SHIFT 0
24 #define STLB_CACHE_INV_PRODUCER_INDEX_MASK 0xFF
26 #define STLB_CACHE_INV_INDEX_MASK_MASK 0xFF00
29 #define STLB_CACHE_INV_BASE_39_8_PA_SHIFT 0
30 #define STLB_CACHE_INV_BASE_39_8_PA_MASK 0xFFFFFFFF
33 #define STLB_CACHE_INV_BASE_49_40_PA_SHIFT 0
34 #define STLB_CACHE_INV_BASE_49_40_PA_MASK 0x3FF
37 #define STLB_STLB_FEATURE_EN_STLB_CTRL_MULTI_PAGE_SIZE_EN_SHIFT 0
38 #define STLB_STLB_FEATURE_EN_STLB_CTRL_MULTI_PAGE_SIZE_EN_MASK 0x1
40 #define STLB_STLB_FEATURE_EN_MULTI_PAGE_SIZE_EN_MASK 0x2
[all …]
/openbmc/linux/sound/soc/mediatek/mt6797/
H A Dmt6797-reg.h12 #define AUDIO_TOP_CON0 0x0000
13 #define AUDIO_TOP_CON1 0x0004
14 #define AUDIO_TOP_CON3 0x000c
15 #define AFE_DAC_CON0 0x0010
16 #define AFE_DAC_CON1 0x0014
17 #define AFE_I2S_CON 0x0018
18 #define AFE_DAIBT_CON0 0x001c
19 #define AFE_CONN0 0x0020
20 #define AFE_CONN1 0x0024
21 #define AFE_CONN2 0x0028
[all …]
/openbmc/linux/sound/soc/mediatek/mt8183/
H A Dmt8183-afe-pcm.c24 MTK_AFE_RATE_8K = 0,
43 MTK_AFE_DAI_MEMIF_RATE_8K = 0,
50 MTK_AFE_PCM_RATE_8K = 0,
139 .fifo_size = 0,
149 int id = asoc_rtd_to_cpu(rtd, 0)->id; in mt8183_memif_fs()
294 I_ADDA_UL_CH1, 1, 0),
296 I_I2S0_CH1, 1, 0),
301 I_ADDA_UL_CH2, 1, 0),
303 I_I2S0_CH2, 1, 0),
308 I_ADDA_UL_CH1, 1, 0),
[all …]
/openbmc/linux/Documentation/devicetree/bindings/iio/adc/
H A Dti,am3359-adc.yaml27 description: List of analog inputs available for ADC. AIN0 = 0, AIN1 = 1 and
37 the start of ADC conversion. Maximum value is 0x3FFFF.
45 to sample (to hold start of conversion high). Maximum value is 0xFF.
72 ti,chan-step-opendelay = <0x098 0x3ffff 0x098 0x0>;
73 ti,chan-step-sampledelay = <0xff 0x0 0xf 0x0>;
/openbmc/linux/drivers/gpu/drm/msm/adreno/
H A Da6xx_gpu.h47 (((_len) & 0x3FFF) << 18) | ((_reg) & 0x3FFFF))
55 ((((_len) & 0x3FFF) << 18) | ((_reg) & 0x3FFFF))
/openbmc/u-boot/arch/arm/include/asm/mach-imx/
H A Dregs-lcdif.h19 mxs_reg_32(hw_lcdif_ctrl) /* 0x00 */
20 mxs_reg_32(hw_lcdif_ctrl1) /* 0x10 */
26 mxs_reg_32(hw_lcdif_ctrl2) /* 0x20 */
28 mxs_reg_32(hw_lcdif_transfer_count) /* 0x20/0x30 */
29 mxs_reg_32(hw_lcdif_cur_buf) /* 0x30/0x40 */
30 mxs_reg_32(hw_lcdif_next_buf) /* 0x40/0x50 */
36 mxs_reg_32(hw_lcdif_timing) /* 0x60 */
37 mxs_reg_32(hw_lcdif_vdctrl0) /* 0x70 */
38 mxs_reg_32(hw_lcdif_vdctrl1) /* 0x80 */
39 mxs_reg_32(hw_lcdif_vdctrl2) /* 0x90 */
[all …]
/openbmc/linux/arch/riscv/include/asm/
H A Delf.h44 #define ELF_FDPIC_CORE_EFLAGS 0
58 0x7ff >> (PAGE_SHIFT - 12) : \
59 0x3ffff >> (PAGE_SHIFT - 12))
61 #define STACK_RND_MASK (0x3ffff >> (PAGE_SHIFT - 12))
78 } while (0)
123 NEW_AUX_ENT(AT_IGNORE, 0); \
124 } while (0)
137 } while (0);
149 } while (0)
/openbmc/linux/sound/soc/mediatek/mt8173/
H A Dmt8173-afe-pcm.c27 #define AUDIO_TOP_CON0 0x0000
28 #define AUDIO_TOP_CON1 0x0004
29 #define AFE_DAC_CON0 0x0010
30 #define AFE_DAC_CON1 0x0014
31 #define AFE_I2S_CON1 0x0034
32 #define AFE_I2S_CON2 0x0038
33 #define AFE_CONN_24BIT 0x006c
34 #define AFE_MEMIF_MSB 0x00cc
36 #define AFE_CONN1 0x0024
37 #define AFE_CONN2 0x0028
[all …]
/openbmc/linux/drivers/comedi/drivers/
H A Dni_pcimio.c108 * 0V, 5V, APFI<0,1>, or AO<0...3> and RANGE can
109 * be 10V, 5V, 2V, 1V, APFI<0,1>, AO<0...3>. That's
210 .ai_maxdata = 0xffff,
216 .ao_maxdata = 0x0fff,
224 .ai_maxdata = 0xffff,
230 .ao_maxdata = 0xffff,
239 .ai_maxdata = 0xffff,
245 .ao_maxdata = 0xffff,
253 .ai_maxdata = 0xffff,
259 .ao_maxdata = 0xffff,
[all …]
/openbmc/linux/tools/testing/selftests/powerpc/include/
H A Dinstructions.h10 (0x7c00060c | (RA) << (31-15) | (RB) << (31-20) | (L) << (31-10))
16 asm volatile(str(COPY(0, %0, 0))";" in copy()
25 asm volatile(str(COPY(0, %0, 1))";" in copy_first()
34 (0x7c00070c | (RA) << (31-15) | (RB) << (31-20) | (L) << (31-10) | (RC) << (31-31))
42 asm volatile(str(PASTE(0, %1, 0, 0))";" in paste()
43 "mfcr %0;" in paste()
55 asm volatile(str(PASTE(0, %1, 1, 1))";" in paste_last()
56 "mfcr %0;" in paste_last()
64 #define PPC_INST_COPY __COPY(0, 0, 0)
65 #define PPC_INST_COPY_FIRST __COPY(0, 0, 1)
[all …]
/openbmc/linux/arch/arm64/include/asm/
H A Delf.h21 #define R_ARM_NONE 0
156 * registered with atexit, as per the SVR4 ABI. A value of 0 means we have no
159 #define ELF_PLAT_INIT(_r, load_addr) (_r)->regs[0] = 0
181 NEW_AUX_ENT(AT_IGNORE, 0); \
182 } while (0)
192 0x7ff >> (PAGE_SHIFT - 12) : \
193 0x3ffff >> (PAGE_SHIFT - 12))
195 #define STACK_RND_MASK (0x3ffff >> (PAGE_SHIFT - 12))
207 #define COMPAT_ELF_ET_DYN_BASE 0x000400000UL
215 #define EF_ARM_EABI_MASK 0xff000000
[all …]
/openbmc/linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/
H A Dpdma0_core_masks.h24 #define PDMA0_CORE_CFG_0_EN_SHIFT 0
25 #define PDMA0_CORE_CFG_0_EN_MASK 0x1
28 #define PDMA0_CORE_CFG_1_HALT_SHIFT 0
29 #define PDMA0_CORE_CFG_1_HALT_MASK 0x1
31 #define PDMA0_CORE_CFG_1_FLUSH_MASK 0x2
34 #define PDMA0_CORE_PROT_VAL_SHIFT 0
35 #define PDMA0_CORE_PROT_VAL_MASK 0x1
37 #define PDMA0_CORE_PROT_ERR_VAL_MASK 0x2
40 #define PDMA0_CORE_CKG_HBW_RBUF_SHIFT 0
41 #define PDMA0_CORE_CKG_HBW_RBUF_MASK 0x1
[all …]
H A Ddcore0_edma0_core_masks.h24 #define DCORE0_EDMA0_CORE_CFG_0_EN_SHIFT 0
25 #define DCORE0_EDMA0_CORE_CFG_0_EN_MASK 0x1
28 #define DCORE0_EDMA0_CORE_CFG_1_HALT_SHIFT 0
29 #define DCORE0_EDMA0_CORE_CFG_1_HALT_MASK 0x1
31 #define DCORE0_EDMA0_CORE_CFG_1_FLUSH_MASK 0x2
34 #define DCORE0_EDMA0_CORE_PROT_VAL_SHIFT 0
35 #define DCORE0_EDMA0_CORE_PROT_VAL_MASK 0x1
37 #define DCORE0_EDMA0_CORE_PROT_ERR_VAL_MASK 0x2
40 #define DCORE0_EDMA0_CORE_CKG_HBW_RBUF_SHIFT 0
41 #define DCORE0_EDMA0_CORE_CKG_HBW_RBUF_MASK 0x1
[all …]
H A Darc_farm_kdma_masks.h24 #define ARC_FARM_KDMA_CFG_0_EN_SHIFT 0
25 #define ARC_FARM_KDMA_CFG_0_EN_MASK 0x1
28 #define ARC_FARM_KDMA_CFG_1_HALT_SHIFT 0
29 #define ARC_FARM_KDMA_CFG_1_HALT_MASK 0x1
31 #define ARC_FARM_KDMA_CFG_1_FLUSH_MASK 0x2
34 #define ARC_FARM_KDMA_PROT_VAL_SHIFT 0
35 #define ARC_FARM_KDMA_PROT_VAL_MASK 0x1
37 #define ARC_FARM_KDMA_PROT_ERR_VAL_MASK 0x2
40 #define ARC_FARM_KDMA_CKG_HBW_RBUF_SHIFT 0
41 #define ARC_FARM_KDMA_CKG_HBW_RBUF_MASK 0x1
[all …]
/openbmc/linux/include/linux/
H A Dkdev_t.h43 return (minor & 0xff) | (major << 8) | ((minor & ~0xff) << 12); in new_encode_dev()
48 unsigned major = (dev & 0xfff00) >> 8; in new_decode_dev()
49 unsigned minor = (dev & 0xff) | ((dev >> 12) & 0xfff00); in new_decode_dev()
75 return (dev >> 18) & 0x3fff; in sysv_major()
80 return dev & 0x3ffff; in sysv_minor()
/openbmc/linux/include/uapi/linux/can/
H A Dj1939.h19 #define J1939_MAX_UNICAST_ADDR 0xfd
20 #define J1939_IDLE_ADDR 0xfe
21 #define J1939_NO_ADDR 0xff /* == broadcast or no addr */
22 #define J1939_NO_NAME 0
23 #define J1939_PGN_REQUEST 0x0ea00 /* Request PG */
24 #define J1939_PGN_ADDRESS_CLAIMED 0x0ee00 /* Address Claimed */
25 #define J1939_PGN_ADDRESS_COMMANDED 0x0fed8 /* Commanded Address */
26 #define J1939_PGN_PDU1_MAX 0x3ff00
27 #define J1939_PGN_MAX 0x3ffff
28 #define J1939_NO_PGN 0x40000
[all …]

1234567