13a280ed1SRyder Lee // SPDX-License-Identifier: GPL-2.0
20d1d7a66SGarlic Tseng /*
30d1d7a66SGarlic Tseng  * Mediatek 8173 ALSA SoC AFE platform driver
40d1d7a66SGarlic Tseng  *
50d1d7a66SGarlic Tseng  * Copyright (c) 2015 MediaTek Inc.
60d1d7a66SGarlic Tseng  * Author: Koro Chen <koro.chen@mediatek.com>
70d1d7a66SGarlic Tseng  *             Sascha Hauer <s.hauer@pengutronix.de>
80d1d7a66SGarlic Tseng  *             Hidalgo Huang <hidalgo.huang@mediatek.com>
90d1d7a66SGarlic Tseng  *             Ir Lian <ir.lian@mediatek.com>
100d1d7a66SGarlic Tseng  */
110d1d7a66SGarlic Tseng 
120d1d7a66SGarlic Tseng #include <linux/delay.h>
130d1d7a66SGarlic Tseng #include <linux/module.h>
140d1d7a66SGarlic Tseng #include <linux/of.h>
150d1d7a66SGarlic Tseng #include <linux/of_address.h>
160d1d7a66SGarlic Tseng #include <linux/dma-mapping.h>
170d1d7a66SGarlic Tseng #include <linux/pm_runtime.h>
180d1d7a66SGarlic Tseng #include <sound/soc.h>
190d1d7a66SGarlic Tseng #include "mt8173-afe-common.h"
206b1e19d9SGarlic Tseng #include "../common/mtk-base-afe.h"
216b1e19d9SGarlic Tseng #include "../common/mtk-afe-platform-driver.h"
226b1e19d9SGarlic Tseng #include "../common/mtk-afe-fe-dai.h"
230d1d7a66SGarlic Tseng 
240d1d7a66SGarlic Tseng /*****************************************************************************
250d1d7a66SGarlic Tseng  *                  R E G I S T E R       D E F I N I T I O N
260d1d7a66SGarlic Tseng  *****************************************************************************/
270d1d7a66SGarlic Tseng #define AUDIO_TOP_CON0		0x0000
280d1d7a66SGarlic Tseng #define AUDIO_TOP_CON1		0x0004
290d1d7a66SGarlic Tseng #define AFE_DAC_CON0		0x0010
300d1d7a66SGarlic Tseng #define AFE_DAC_CON1		0x0014
310d1d7a66SGarlic Tseng #define AFE_I2S_CON1		0x0034
320d1d7a66SGarlic Tseng #define AFE_I2S_CON2		0x0038
330d1d7a66SGarlic Tseng #define AFE_CONN_24BIT		0x006c
340d1d7a66SGarlic Tseng #define AFE_MEMIF_MSB		0x00cc
350d1d7a66SGarlic Tseng 
360d1d7a66SGarlic Tseng #define AFE_CONN1		0x0024
370d1d7a66SGarlic Tseng #define AFE_CONN2		0x0028
380d1d7a66SGarlic Tseng #define AFE_CONN3		0x002c
390d1d7a66SGarlic Tseng #define AFE_CONN7		0x0460
400d1d7a66SGarlic Tseng #define AFE_CONN8		0x0464
410d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0		0x0390
420d1d7a66SGarlic Tseng 
430d1d7a66SGarlic Tseng /* Memory interface */
440d1d7a66SGarlic Tseng #define AFE_DL1_BASE		0x0040
450d1d7a66SGarlic Tseng #define AFE_DL1_CUR		0x0044
460d1d7a66SGarlic Tseng #define AFE_DL1_END		0x0048
470d1d7a66SGarlic Tseng #define AFE_DL2_BASE		0x0050
480d1d7a66SGarlic Tseng #define AFE_DL2_CUR		0x0054
490d1d7a66SGarlic Tseng #define AFE_AWB_BASE		0x0070
500d1d7a66SGarlic Tseng #define AFE_AWB_CUR		0x007c
510d1d7a66SGarlic Tseng #define AFE_VUL_BASE		0x0080
520d1d7a66SGarlic Tseng #define AFE_VUL_CUR		0x008c
530d1d7a66SGarlic Tseng #define AFE_VUL_END		0x0088
540d1d7a66SGarlic Tseng #define AFE_DAI_BASE		0x0090
550d1d7a66SGarlic Tseng #define AFE_DAI_CUR		0x009c
560d1d7a66SGarlic Tseng #define AFE_MOD_PCM_BASE	0x0330
570d1d7a66SGarlic Tseng #define AFE_MOD_PCM_CUR		0x033c
580d1d7a66SGarlic Tseng #define AFE_HDMI_OUT_BASE	0x0374
590d1d7a66SGarlic Tseng #define AFE_HDMI_OUT_CUR	0x0378
600d1d7a66SGarlic Tseng #define AFE_HDMI_OUT_END	0x037c
610d1d7a66SGarlic Tseng 
620d1d7a66SGarlic Tseng #define AFE_ADDA_TOP_CON0	0x0120
630d1d7a66SGarlic Tseng #define AFE_ADDA2_TOP_CON0	0x0600
640d1d7a66SGarlic Tseng 
650d1d7a66SGarlic Tseng #define AFE_HDMI_OUT_CON0	0x0370
660d1d7a66SGarlic Tseng 
670d1d7a66SGarlic Tseng #define AFE_IRQ_MCU_CON		0x03a0
680d1d7a66SGarlic Tseng #define AFE_IRQ_STATUS		0x03a4
690d1d7a66SGarlic Tseng #define AFE_IRQ_CLR		0x03a8
700d1d7a66SGarlic Tseng #define AFE_IRQ_CNT1		0x03ac
710d1d7a66SGarlic Tseng #define AFE_IRQ_CNT2		0x03b0
720d1d7a66SGarlic Tseng #define AFE_IRQ_MCU_EN		0x03b4
730d1d7a66SGarlic Tseng #define AFE_IRQ_CNT5		0x03bc
740d1d7a66SGarlic Tseng #define AFE_IRQ_CNT7		0x03dc
750d1d7a66SGarlic Tseng 
760d1d7a66SGarlic Tseng #define AFE_TDM_CON1		0x0548
770d1d7a66SGarlic Tseng #define AFE_TDM_CON2		0x054c
780d1d7a66SGarlic Tseng 
790d1d7a66SGarlic Tseng #define AFE_IRQ_STATUS_BITS	0xff
800d1d7a66SGarlic Tseng 
810d1d7a66SGarlic Tseng /* AUDIO_TOP_CON0 (0x0000) */
820d1d7a66SGarlic Tseng #define AUD_TCON0_PDN_SPDF		(0x1 << 21)
830d1d7a66SGarlic Tseng #define AUD_TCON0_PDN_HDMI		(0x1 << 20)
840d1d7a66SGarlic Tseng #define AUD_TCON0_PDN_24M		(0x1 << 9)
850d1d7a66SGarlic Tseng #define AUD_TCON0_PDN_22M		(0x1 << 8)
860d1d7a66SGarlic Tseng #define AUD_TCON0_PDN_AFE		(0x1 << 2)
870d1d7a66SGarlic Tseng 
880d1d7a66SGarlic Tseng /* AFE_I2S_CON1 (0x0034) */
890d1d7a66SGarlic Tseng #define AFE_I2S_CON1_LOW_JITTER_CLK	(0x1 << 12)
900d1d7a66SGarlic Tseng #define AFE_I2S_CON1_RATE(x)		(((x) & 0xf) << 8)
910d1d7a66SGarlic Tseng #define AFE_I2S_CON1_FORMAT_I2S		(0x1 << 3)
920d1d7a66SGarlic Tseng #define AFE_I2S_CON1_EN			(0x1 << 0)
930d1d7a66SGarlic Tseng 
940d1d7a66SGarlic Tseng /* AFE_I2S_CON2 (0x0038) */
950d1d7a66SGarlic Tseng #define AFE_I2S_CON2_LOW_JITTER_CLK	(0x1 << 12)
960d1d7a66SGarlic Tseng #define AFE_I2S_CON2_RATE(x)		(((x) & 0xf) << 8)
970d1d7a66SGarlic Tseng #define AFE_I2S_CON2_FORMAT_I2S		(0x1 << 3)
980d1d7a66SGarlic Tseng #define AFE_I2S_CON2_EN			(0x1 << 0)
990d1d7a66SGarlic Tseng 
1000d1d7a66SGarlic Tseng /* AFE_CONN_24BIT (0x006c) */
1010d1d7a66SGarlic Tseng #define AFE_CONN_24BIT_O04		(0x1 << 4)
1020d1d7a66SGarlic Tseng #define AFE_CONN_24BIT_O03		(0x1 << 3)
1030d1d7a66SGarlic Tseng 
1040d1d7a66SGarlic Tseng /* AFE_HDMI_CONN0 (0x0390) */
1050d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O37_I37		(0x7 << 21)
1060d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O36_I36		(0x6 << 18)
1070d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O35_I33		(0x3 << 15)
1080d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O34_I32		(0x2 << 12)
1090d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O33_I35		(0x5 << 9)
1100d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O32_I34		(0x4 << 6)
1110d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O31_I31		(0x1 << 3)
1120d1d7a66SGarlic Tseng #define AFE_HDMI_CONN0_O30_I30		(0x0 << 0)
1130d1d7a66SGarlic Tseng 
1140d1d7a66SGarlic Tseng /* AFE_TDM_CON1 (0x0548) */
1150d1d7a66SGarlic Tseng #define AFE_TDM_CON1_LRCK_WIDTH(x)	(((x) - 1) << 24)
1160d1d7a66SGarlic Tseng #define AFE_TDM_CON1_32_BCK_CYCLES	(0x2 << 12)
1170d1d7a66SGarlic Tseng #define AFE_TDM_CON1_WLEN_32BIT		(0x2 << 8)
1180d1d7a66SGarlic Tseng #define AFE_TDM_CON1_MSB_ALIGNED	(0x1 << 4)
1190d1d7a66SGarlic Tseng #define AFE_TDM_CON1_1_BCK_DELAY	(0x1 << 3)
1200d1d7a66SGarlic Tseng #define AFE_TDM_CON1_LRCK_INV		(0x1 << 2)
1210d1d7a66SGarlic Tseng #define AFE_TDM_CON1_BCK_INV		(0x1 << 1)
1220d1d7a66SGarlic Tseng #define AFE_TDM_CON1_EN			(0x1 << 0)
1230d1d7a66SGarlic Tseng 
1240d1d7a66SGarlic Tseng enum afe_tdm_ch_start {
1250d1d7a66SGarlic Tseng 	AFE_TDM_CH_START_O30_O31 = 0,
1260d1d7a66SGarlic Tseng 	AFE_TDM_CH_START_O32_O33,
1270d1d7a66SGarlic Tseng 	AFE_TDM_CH_START_O34_O35,
1280d1d7a66SGarlic Tseng 	AFE_TDM_CH_START_O36_O37,
1290d1d7a66SGarlic Tseng 	AFE_TDM_CH_ZERO,
1300d1d7a66SGarlic Tseng };
1310d1d7a66SGarlic Tseng 
1320d1d7a66SGarlic Tseng static const unsigned int mt8173_afe_backup_list[] = {
1330d1d7a66SGarlic Tseng 	AUDIO_TOP_CON0,
1340d1d7a66SGarlic Tseng 	AFE_CONN1,
1350d1d7a66SGarlic Tseng 	AFE_CONN2,
1360d1d7a66SGarlic Tseng 	AFE_CONN7,
1370d1d7a66SGarlic Tseng 	AFE_CONN8,
1380d1d7a66SGarlic Tseng 	AFE_DAC_CON1,
1390d1d7a66SGarlic Tseng 	AFE_DL1_BASE,
1400d1d7a66SGarlic Tseng 	AFE_DL1_END,
1410d1d7a66SGarlic Tseng 	AFE_VUL_BASE,
1420d1d7a66SGarlic Tseng 	AFE_VUL_END,
1430d1d7a66SGarlic Tseng 	AFE_HDMI_OUT_BASE,
1440d1d7a66SGarlic Tseng 	AFE_HDMI_OUT_END,
1450d1d7a66SGarlic Tseng 	AFE_HDMI_CONN0,
1460d1d7a66SGarlic Tseng 	AFE_DAC_CON0,
1470d1d7a66SGarlic Tseng };
1480d1d7a66SGarlic Tseng 
1496b1e19d9SGarlic Tseng struct mt8173_afe_private {
1500d1d7a66SGarlic Tseng 	struct clk *clocks[MT8173_CLK_NUM];
1510d1d7a66SGarlic Tseng };
1520d1d7a66SGarlic Tseng 
1530d1d7a66SGarlic Tseng static const struct snd_pcm_hardware mt8173_afe_hardware = {
1540d1d7a66SGarlic Tseng 	.info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1550d1d7a66SGarlic Tseng 		 SNDRV_PCM_INFO_MMAP_VALID),
1560d1d7a66SGarlic Tseng 	.buffer_bytes_max = 256 * 1024,
1570d1d7a66SGarlic Tseng 	.period_bytes_min = 512,
1580d1d7a66SGarlic Tseng 	.period_bytes_max = 128 * 1024,
1590d1d7a66SGarlic Tseng 	.periods_min = 2,
1600d1d7a66SGarlic Tseng 	.periods_max = 256,
1610d1d7a66SGarlic Tseng 	.fifo_size = 0,
1620d1d7a66SGarlic Tseng };
1630d1d7a66SGarlic Tseng 
1640d1d7a66SGarlic Tseng struct mt8173_afe_rate {
1650d1d7a66SGarlic Tseng 	unsigned int rate;
1660d1d7a66SGarlic Tseng 	unsigned int regvalue;
1670d1d7a66SGarlic Tseng };
1680d1d7a66SGarlic Tseng 
1690d1d7a66SGarlic Tseng static const struct mt8173_afe_rate mt8173_afe_i2s_rates[] = {
1700d1d7a66SGarlic Tseng 	{ .rate = 8000, .regvalue = 0 },
1710d1d7a66SGarlic Tseng 	{ .rate = 11025, .regvalue = 1 },
1720d1d7a66SGarlic Tseng 	{ .rate = 12000, .regvalue = 2 },
1730d1d7a66SGarlic Tseng 	{ .rate = 16000, .regvalue = 4 },
1740d1d7a66SGarlic Tseng 	{ .rate = 22050, .regvalue = 5 },
1750d1d7a66SGarlic Tseng 	{ .rate = 24000, .regvalue = 6 },
1760d1d7a66SGarlic Tseng 	{ .rate = 32000, .regvalue = 8 },
1770d1d7a66SGarlic Tseng 	{ .rate = 44100, .regvalue = 9 },
1780d1d7a66SGarlic Tseng 	{ .rate = 48000, .regvalue = 10 },
1790d1d7a66SGarlic Tseng 	{ .rate = 88000, .regvalue = 11 },
1800d1d7a66SGarlic Tseng 	{ .rate = 96000, .regvalue = 12 },
1810d1d7a66SGarlic Tseng 	{ .rate = 174000, .regvalue = 13 },
1820d1d7a66SGarlic Tseng 	{ .rate = 192000, .regvalue = 14 },
1830d1d7a66SGarlic Tseng };
1840d1d7a66SGarlic Tseng 
mt8173_afe_i2s_fs(unsigned int sample_rate)1850d1d7a66SGarlic Tseng static int mt8173_afe_i2s_fs(unsigned int sample_rate)
1860d1d7a66SGarlic Tseng {
1870d1d7a66SGarlic Tseng 	int i;
1880d1d7a66SGarlic Tseng 
1890d1d7a66SGarlic Tseng 	for (i = 0; i < ARRAY_SIZE(mt8173_afe_i2s_rates); i++)
1900d1d7a66SGarlic Tseng 		if (mt8173_afe_i2s_rates[i].rate == sample_rate)
1910d1d7a66SGarlic Tseng 			return mt8173_afe_i2s_rates[i].regvalue;
1920d1d7a66SGarlic Tseng 
1930d1d7a66SGarlic Tseng 	return -EINVAL;
1940d1d7a66SGarlic Tseng }
1950d1d7a66SGarlic Tseng 
mt8173_afe_set_i2s(struct mtk_base_afe * afe,unsigned int rate)1966b1e19d9SGarlic Tseng static int mt8173_afe_set_i2s(struct mtk_base_afe *afe, unsigned int rate)
1970d1d7a66SGarlic Tseng {
1980d1d7a66SGarlic Tseng 	unsigned int val;
1990d1d7a66SGarlic Tseng 	int fs = mt8173_afe_i2s_fs(rate);
2000d1d7a66SGarlic Tseng 
2010d1d7a66SGarlic Tseng 	if (fs < 0)
2020d1d7a66SGarlic Tseng 		return -EINVAL;
2030d1d7a66SGarlic Tseng 
2040d1d7a66SGarlic Tseng 	/* from external ADC */
2050d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_ADDA_TOP_CON0, 0x1, 0x1);
2060d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_ADDA2_TOP_CON0, 0x1, 0x1);
2070d1d7a66SGarlic Tseng 
2080d1d7a66SGarlic Tseng 	/* set input */
2090d1d7a66SGarlic Tseng 	val = AFE_I2S_CON2_LOW_JITTER_CLK |
2100d1d7a66SGarlic Tseng 	      AFE_I2S_CON2_RATE(fs) |
2110d1d7a66SGarlic Tseng 	      AFE_I2S_CON2_FORMAT_I2S;
2120d1d7a66SGarlic Tseng 
2130d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_I2S_CON2, ~AFE_I2S_CON2_EN, val);
2140d1d7a66SGarlic Tseng 
2150d1d7a66SGarlic Tseng 	/* set output */
2160d1d7a66SGarlic Tseng 	val = AFE_I2S_CON1_LOW_JITTER_CLK |
2170d1d7a66SGarlic Tseng 	      AFE_I2S_CON1_RATE(fs) |
2180d1d7a66SGarlic Tseng 	      AFE_I2S_CON1_FORMAT_I2S;
2190d1d7a66SGarlic Tseng 
2200d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_I2S_CON1, ~AFE_I2S_CON1_EN, val);
2210d1d7a66SGarlic Tseng 	return 0;
2220d1d7a66SGarlic Tseng }
2230d1d7a66SGarlic Tseng 
mt8173_afe_set_i2s_enable(struct mtk_base_afe * afe,bool enable)2246b1e19d9SGarlic Tseng static void mt8173_afe_set_i2s_enable(struct mtk_base_afe *afe, bool enable)
2250d1d7a66SGarlic Tseng {
2260d1d7a66SGarlic Tseng 	unsigned int val;
2270d1d7a66SGarlic Tseng 
2280d1d7a66SGarlic Tseng 	regmap_read(afe->regmap, AFE_I2S_CON2, &val);
2290d1d7a66SGarlic Tseng 	if (!!(val & AFE_I2S_CON2_EN) == enable)
2300d1d7a66SGarlic Tseng 		return;
2310d1d7a66SGarlic Tseng 
2320d1d7a66SGarlic Tseng 	/* input */
2330d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_I2S_CON2, 0x1, enable);
2340d1d7a66SGarlic Tseng 
2350d1d7a66SGarlic Tseng 	/* output */
2360d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_I2S_CON1, 0x1, enable);
2370d1d7a66SGarlic Tseng }
2380d1d7a66SGarlic Tseng 
mt8173_afe_dais_enable_clks(struct mtk_base_afe * afe,struct clk * m_ck,struct clk * b_ck)2396b1e19d9SGarlic Tseng static int mt8173_afe_dais_enable_clks(struct mtk_base_afe *afe,
2400d1d7a66SGarlic Tseng 				       struct clk *m_ck, struct clk *b_ck)
2410d1d7a66SGarlic Tseng {
2420d1d7a66SGarlic Tseng 	int ret;
2430d1d7a66SGarlic Tseng 
2440d1d7a66SGarlic Tseng 	if (m_ck) {
2450d1d7a66SGarlic Tseng 		ret = clk_prepare_enable(m_ck);
2460d1d7a66SGarlic Tseng 		if (ret) {
2470d1d7a66SGarlic Tseng 			dev_err(afe->dev, "Failed to enable m_ck\n");
2480d1d7a66SGarlic Tseng 			return ret;
2490d1d7a66SGarlic Tseng 		}
2500d1d7a66SGarlic Tseng 	}
2510d1d7a66SGarlic Tseng 
2520d1d7a66SGarlic Tseng 	if (b_ck) {
2530d1d7a66SGarlic Tseng 		ret = clk_prepare_enable(b_ck);
2540d1d7a66SGarlic Tseng 		if (ret) {
2550d1d7a66SGarlic Tseng 			dev_err(afe->dev, "Failed to enable b_ck\n");
2560d1d7a66SGarlic Tseng 			return ret;
2570d1d7a66SGarlic Tseng 		}
2580d1d7a66SGarlic Tseng 	}
2590d1d7a66SGarlic Tseng 	return 0;
2600d1d7a66SGarlic Tseng }
2610d1d7a66SGarlic Tseng 
mt8173_afe_dais_set_clks(struct mtk_base_afe * afe,struct clk * m_ck,unsigned int mck_rate,struct clk * b_ck,unsigned int bck_rate)2626b1e19d9SGarlic Tseng static int mt8173_afe_dais_set_clks(struct mtk_base_afe *afe,
2630d1d7a66SGarlic Tseng 				    struct clk *m_ck, unsigned int mck_rate,
2640d1d7a66SGarlic Tseng 				    struct clk *b_ck, unsigned int bck_rate)
2650d1d7a66SGarlic Tseng {
2660d1d7a66SGarlic Tseng 	int ret;
2670d1d7a66SGarlic Tseng 
2680d1d7a66SGarlic Tseng 	if (m_ck) {
2690d1d7a66SGarlic Tseng 		ret = clk_set_rate(m_ck, mck_rate);
2700d1d7a66SGarlic Tseng 		if (ret) {
2710d1d7a66SGarlic Tseng 			dev_err(afe->dev, "Failed to set m_ck rate\n");
2720d1d7a66SGarlic Tseng 			return ret;
2730d1d7a66SGarlic Tseng 		}
2740d1d7a66SGarlic Tseng 	}
2750d1d7a66SGarlic Tseng 
2760d1d7a66SGarlic Tseng 	if (b_ck) {
2770d1d7a66SGarlic Tseng 		ret = clk_set_rate(b_ck, bck_rate);
2780d1d7a66SGarlic Tseng 		if (ret) {
2790d1d7a66SGarlic Tseng 			dev_err(afe->dev, "Failed to set b_ck rate\n");
2800d1d7a66SGarlic Tseng 			return ret;
2810d1d7a66SGarlic Tseng 		}
2820d1d7a66SGarlic Tseng 	}
2830d1d7a66SGarlic Tseng 	return 0;
2840d1d7a66SGarlic Tseng }
2850d1d7a66SGarlic Tseng 
mt8173_afe_dais_disable_clks(struct mtk_base_afe * afe,struct clk * m_ck,struct clk * b_ck)2866b1e19d9SGarlic Tseng static void mt8173_afe_dais_disable_clks(struct mtk_base_afe *afe,
2870d1d7a66SGarlic Tseng 					 struct clk *m_ck, struct clk *b_ck)
2880d1d7a66SGarlic Tseng {
2890d1d7a66SGarlic Tseng 	clk_disable_unprepare(m_ck);
2900d1d7a66SGarlic Tseng 	clk_disable_unprepare(b_ck);
2910d1d7a66SGarlic Tseng }
2920d1d7a66SGarlic Tseng 
mt8173_afe_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)2930d1d7a66SGarlic Tseng static int mt8173_afe_i2s_startup(struct snd_pcm_substream *substream,
2940d1d7a66SGarlic Tseng 				  struct snd_soc_dai *dai)
2950d1d7a66SGarlic Tseng {
296e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
2970d1d7a66SGarlic Tseng 
2987995981bSKuninori Morimoto 	if (snd_soc_dai_active(dai))
2990d1d7a66SGarlic Tseng 		return 0;
3000d1d7a66SGarlic Tseng 
3010d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
3020d1d7a66SGarlic Tseng 			   AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M, 0);
3030d1d7a66SGarlic Tseng 	return 0;
3040d1d7a66SGarlic Tseng }
3050d1d7a66SGarlic Tseng 
mt8173_afe_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3060d1d7a66SGarlic Tseng static void mt8173_afe_i2s_shutdown(struct snd_pcm_substream *substream,
3070d1d7a66SGarlic Tseng 				    struct snd_soc_dai *dai)
3080d1d7a66SGarlic Tseng {
309e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
3100d1d7a66SGarlic Tseng 
3117995981bSKuninori Morimoto 	if (snd_soc_dai_active(dai))
3120d1d7a66SGarlic Tseng 		return;
3130d1d7a66SGarlic Tseng 
3140d1d7a66SGarlic Tseng 	mt8173_afe_set_i2s_enable(afe, false);
3150d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
3160d1d7a66SGarlic Tseng 			   AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M,
3170d1d7a66SGarlic Tseng 			   AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M);
3180d1d7a66SGarlic Tseng }
3190d1d7a66SGarlic Tseng 
mt8173_afe_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3200d1d7a66SGarlic Tseng static int mt8173_afe_i2s_prepare(struct snd_pcm_substream *substream,
3210d1d7a66SGarlic Tseng 				  struct snd_soc_dai *dai)
3220d1d7a66SGarlic Tseng {
3230d1d7a66SGarlic Tseng 	struct snd_pcm_runtime * const runtime = substream->runtime;
324e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
3256b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
3260d1d7a66SGarlic Tseng 	int ret;
3270d1d7a66SGarlic Tseng 
3286b1e19d9SGarlic Tseng 	mt8173_afe_dais_set_clks(afe, afe_priv->clocks[MT8173_CLK_I2S1_M],
3290d1d7a66SGarlic Tseng 				 runtime->rate * 256, NULL, 0);
3306b1e19d9SGarlic Tseng 	mt8173_afe_dais_set_clks(afe, afe_priv->clocks[MT8173_CLK_I2S2_M],
3310d1d7a66SGarlic Tseng 				 runtime->rate * 256, NULL, 0);
3320d1d7a66SGarlic Tseng 	/* config I2S */
3330d1d7a66SGarlic Tseng 	ret = mt8173_afe_set_i2s(afe, substream->runtime->rate);
3340d1d7a66SGarlic Tseng 	if (ret)
3350d1d7a66SGarlic Tseng 		return ret;
3360d1d7a66SGarlic Tseng 
3370d1d7a66SGarlic Tseng 	mt8173_afe_set_i2s_enable(afe, true);
3380d1d7a66SGarlic Tseng 
3390d1d7a66SGarlic Tseng 	return 0;
3400d1d7a66SGarlic Tseng }
3410d1d7a66SGarlic Tseng 
mt8173_afe_hdmi_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3420d1d7a66SGarlic Tseng static int mt8173_afe_hdmi_startup(struct snd_pcm_substream *substream,
3430d1d7a66SGarlic Tseng 				   struct snd_soc_dai *dai)
3440d1d7a66SGarlic Tseng {
345e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
3466b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
3470d1d7a66SGarlic Tseng 
3487995981bSKuninori Morimoto 	if (snd_soc_dai_active(dai))
3490d1d7a66SGarlic Tseng 		return 0;
3500d1d7a66SGarlic Tseng 
3516b1e19d9SGarlic Tseng 	mt8173_afe_dais_enable_clks(afe, afe_priv->clocks[MT8173_CLK_I2S3_M],
3526b1e19d9SGarlic Tseng 				    afe_priv->clocks[MT8173_CLK_I2S3_B]);
3530d1d7a66SGarlic Tseng 	return 0;
3540d1d7a66SGarlic Tseng }
3550d1d7a66SGarlic Tseng 
mt8173_afe_hdmi_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3560d1d7a66SGarlic Tseng static void mt8173_afe_hdmi_shutdown(struct snd_pcm_substream *substream,
3570d1d7a66SGarlic Tseng 				     struct snd_soc_dai *dai)
3580d1d7a66SGarlic Tseng {
359e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
3606b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
3610d1d7a66SGarlic Tseng 
3627995981bSKuninori Morimoto 	if (snd_soc_dai_active(dai))
3630d1d7a66SGarlic Tseng 		return;
3640d1d7a66SGarlic Tseng 
3656b1e19d9SGarlic Tseng 	mt8173_afe_dais_disable_clks(afe, afe_priv->clocks[MT8173_CLK_I2S3_M],
3666b1e19d9SGarlic Tseng 				     afe_priv->clocks[MT8173_CLK_I2S3_B]);
3670d1d7a66SGarlic Tseng }
3680d1d7a66SGarlic Tseng 
mt8173_afe_hdmi_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3690d1d7a66SGarlic Tseng static int mt8173_afe_hdmi_prepare(struct snd_pcm_substream *substream,
3700d1d7a66SGarlic Tseng 				   struct snd_soc_dai *dai)
3710d1d7a66SGarlic Tseng {
3720d1d7a66SGarlic Tseng 	struct snd_pcm_runtime * const runtime = substream->runtime;
373e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
3746b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
3756b1e19d9SGarlic Tseng 
3760d1d7a66SGarlic Tseng 	unsigned int val;
3770d1d7a66SGarlic Tseng 
3786b1e19d9SGarlic Tseng 	mt8173_afe_dais_set_clks(afe, afe_priv->clocks[MT8173_CLK_I2S3_M],
3790d1d7a66SGarlic Tseng 				 runtime->rate * 128,
3806b1e19d9SGarlic Tseng 				 afe_priv->clocks[MT8173_CLK_I2S3_B],
3810d1d7a66SGarlic Tseng 				 runtime->rate * runtime->channels * 32);
3820d1d7a66SGarlic Tseng 
3830d1d7a66SGarlic Tseng 	val = AFE_TDM_CON1_BCK_INV |
3840d1d7a66SGarlic Tseng 	      AFE_TDM_CON1_LRCK_INV |
3850d1d7a66SGarlic Tseng 	      AFE_TDM_CON1_1_BCK_DELAY |
3860d1d7a66SGarlic Tseng 	      AFE_TDM_CON1_MSB_ALIGNED | /* I2S mode */
3870d1d7a66SGarlic Tseng 	      AFE_TDM_CON1_WLEN_32BIT |
3880d1d7a66SGarlic Tseng 	      AFE_TDM_CON1_32_BCK_CYCLES |
3890d1d7a66SGarlic Tseng 	      AFE_TDM_CON1_LRCK_WIDTH(32);
3900d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_TDM_CON1, ~AFE_TDM_CON1_EN, val);
3910d1d7a66SGarlic Tseng 
3920d1d7a66SGarlic Tseng 	/* set tdm2 config */
3930d1d7a66SGarlic Tseng 	switch (runtime->channels) {
3940d1d7a66SGarlic Tseng 	case 1:
3950d1d7a66SGarlic Tseng 	case 2:
3960d1d7a66SGarlic Tseng 		val = AFE_TDM_CH_START_O30_O31;
3970d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_ZERO << 4);
3980d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_ZERO << 8);
3990d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_ZERO << 12);
4000d1d7a66SGarlic Tseng 		break;
4010d1d7a66SGarlic Tseng 	case 3:
4020d1d7a66SGarlic Tseng 	case 4:
4030d1d7a66SGarlic Tseng 		val = AFE_TDM_CH_START_O30_O31;
4040d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_START_O32_O33 << 4);
4050d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_ZERO << 8);
4060d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_ZERO << 12);
4070d1d7a66SGarlic Tseng 		break;
4080d1d7a66SGarlic Tseng 	case 5:
4090d1d7a66SGarlic Tseng 	case 6:
4100d1d7a66SGarlic Tseng 		val = AFE_TDM_CH_START_O30_O31;
4110d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_START_O32_O33 << 4);
4120d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_START_O34_O35 << 8);
4130d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_ZERO << 12);
4140d1d7a66SGarlic Tseng 		break;
4150d1d7a66SGarlic Tseng 	case 7:
4160d1d7a66SGarlic Tseng 	case 8:
4170d1d7a66SGarlic Tseng 		val = AFE_TDM_CH_START_O30_O31;
4180d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_START_O32_O33 << 4);
4190d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_START_O34_O35 << 8);
4200d1d7a66SGarlic Tseng 		val |= (AFE_TDM_CH_START_O36_O37 << 12);
4210d1d7a66SGarlic Tseng 		break;
4220d1d7a66SGarlic Tseng 	default:
4230d1d7a66SGarlic Tseng 		val = 0;
4240d1d7a66SGarlic Tseng 	}
4250d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_TDM_CON2, 0x0000ffff, val);
4260d1d7a66SGarlic Tseng 
4270d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0,
4280d1d7a66SGarlic Tseng 			   0x000000f0, runtime->channels << 4);
4290d1d7a66SGarlic Tseng 	return 0;
4300d1d7a66SGarlic Tseng }
4310d1d7a66SGarlic Tseng 
mt8173_afe_hdmi_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)4320d1d7a66SGarlic Tseng static int mt8173_afe_hdmi_trigger(struct snd_pcm_substream *substream, int cmd,
4330d1d7a66SGarlic Tseng 				   struct snd_soc_dai *dai)
4340d1d7a66SGarlic Tseng {
435e4b31b81SRyder Lee 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
4360d1d7a66SGarlic Tseng 
4370d1d7a66SGarlic Tseng 	dev_info(afe->dev, "%s cmd=%d %s\n", __func__, cmd, dai->name);
4380d1d7a66SGarlic Tseng 
4390d1d7a66SGarlic Tseng 	switch (cmd) {
4400d1d7a66SGarlic Tseng 	case SNDRV_PCM_TRIGGER_START:
4410d1d7a66SGarlic Tseng 	case SNDRV_PCM_TRIGGER_RESUME:
4420d1d7a66SGarlic Tseng 		regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
4430d1d7a66SGarlic Tseng 				   AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF, 0);
4440d1d7a66SGarlic Tseng 
4450d1d7a66SGarlic Tseng 		/* set connections:  O30~O37: L/R/LS/RS/C/LFE/CH7/CH8 */
4460d1d7a66SGarlic Tseng 		regmap_write(afe->regmap, AFE_HDMI_CONN0,
4476b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O30_I30 |
4486b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O31_I31 |
4496b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O32_I34 |
4506b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O33_I35 |
4516b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O34_I32 |
4526b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O35_I33 |
4536b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O36_I36 |
4546b1e19d9SGarlic Tseng 				 AFE_HDMI_CONN0_O37_I37);
4550d1d7a66SGarlic Tseng 
4560d1d7a66SGarlic Tseng 		/* enable Out control */
4570d1d7a66SGarlic Tseng 		regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0, 0x1, 0x1);
4580d1d7a66SGarlic Tseng 
4590d1d7a66SGarlic Tseng 		/* enable tdm */
4600d1d7a66SGarlic Tseng 		regmap_update_bits(afe->regmap, AFE_TDM_CON1, 0x1, 0x1);
4610d1d7a66SGarlic Tseng 
4620d1d7a66SGarlic Tseng 		return 0;
4630d1d7a66SGarlic Tseng 	case SNDRV_PCM_TRIGGER_STOP:
4640d1d7a66SGarlic Tseng 	case SNDRV_PCM_TRIGGER_SUSPEND:
4650d1d7a66SGarlic Tseng 		/* disable tdm */
4660d1d7a66SGarlic Tseng 		regmap_update_bits(afe->regmap, AFE_TDM_CON1, 0x1, 0);
4670d1d7a66SGarlic Tseng 
4680d1d7a66SGarlic Tseng 		/* disable Out control */
4690d1d7a66SGarlic Tseng 		regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0, 0x1, 0);
4700d1d7a66SGarlic Tseng 
4710d1d7a66SGarlic Tseng 		regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
4720d1d7a66SGarlic Tseng 				   AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF,
4730d1d7a66SGarlic Tseng 				   AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF);
4740d1d7a66SGarlic Tseng 		return 0;
4750d1d7a66SGarlic Tseng 	default:
4760d1d7a66SGarlic Tseng 		return -EINVAL;
4770d1d7a66SGarlic Tseng 	}
4780d1d7a66SGarlic Tseng }
4790d1d7a66SGarlic Tseng 
mt8173_memif_fs(struct snd_pcm_substream * substream,unsigned int rate)4806b1e19d9SGarlic Tseng static int mt8173_memif_fs(struct snd_pcm_substream *substream,
4816b1e19d9SGarlic Tseng 			   unsigned int rate)
4820d1d7a66SGarlic Tseng {
4830cd08b10SKuninori Morimoto 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
484f1b5bf07SKuninori Morimoto 	struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
485f1b5bf07SKuninori Morimoto 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
486c8ac8212SKuninori Morimoto 	struct mtk_base_afe_memif *memif = &afe->memif[asoc_rtd_to_cpu(rtd, 0)->id];
4876b1e19d9SGarlic Tseng 	int fs;
4880d1d7a66SGarlic Tseng 
4890d1d7a66SGarlic Tseng 	if (memif->data->id == MT8173_AFE_MEMIF_DAI ||
4900d1d7a66SGarlic Tseng 	    memif->data->id == MT8173_AFE_MEMIF_MOD_DAI) {
4916b1e19d9SGarlic Tseng 		switch (rate) {
4920d1d7a66SGarlic Tseng 		case 8000:
4936b1e19d9SGarlic Tseng 			fs = 0;
4940d1d7a66SGarlic Tseng 			break;
4950d1d7a66SGarlic Tseng 		case 16000:
4966b1e19d9SGarlic Tseng 			fs = 1;
4970d1d7a66SGarlic Tseng 			break;
4980d1d7a66SGarlic Tseng 		case 32000:
4996b1e19d9SGarlic Tseng 			fs = 2;
5000d1d7a66SGarlic Tseng 			break;
5010d1d7a66SGarlic Tseng 		default:
5020d1d7a66SGarlic Tseng 			return -EINVAL;
5030d1d7a66SGarlic Tseng 		}
5040d1d7a66SGarlic Tseng 	} else {
5056b1e19d9SGarlic Tseng 		fs = mt8173_afe_i2s_fs(rate);
5066b1e19d9SGarlic Tseng 	}
5076b1e19d9SGarlic Tseng 	return fs;
5080d1d7a66SGarlic Tseng }
5090d1d7a66SGarlic Tseng 
mt8173_irq_fs(struct snd_pcm_substream * substream,unsigned int rate)5106b1e19d9SGarlic Tseng static int mt8173_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
5110d1d7a66SGarlic Tseng {
5126b1e19d9SGarlic Tseng 	return mt8173_afe_i2s_fs(rate);
5130d1d7a66SGarlic Tseng }
5140d1d7a66SGarlic Tseng 
5150d1d7a66SGarlic Tseng /* BE DAIs */
5160d1d7a66SGarlic Tseng static const struct snd_soc_dai_ops mt8173_afe_i2s_ops = {
5170d1d7a66SGarlic Tseng 	.startup	= mt8173_afe_i2s_startup,
5180d1d7a66SGarlic Tseng 	.shutdown	= mt8173_afe_i2s_shutdown,
5190d1d7a66SGarlic Tseng 	.prepare	= mt8173_afe_i2s_prepare,
5200d1d7a66SGarlic Tseng };
5210d1d7a66SGarlic Tseng 
5220d1d7a66SGarlic Tseng static const struct snd_soc_dai_ops mt8173_afe_hdmi_ops = {
5230d1d7a66SGarlic Tseng 	.startup	= mt8173_afe_hdmi_startup,
5240d1d7a66SGarlic Tseng 	.shutdown	= mt8173_afe_hdmi_shutdown,
5250d1d7a66SGarlic Tseng 	.prepare	= mt8173_afe_hdmi_prepare,
5260d1d7a66SGarlic Tseng 	.trigger	= mt8173_afe_hdmi_trigger,
5270d1d7a66SGarlic Tseng };
5280d1d7a66SGarlic Tseng 
5290d1d7a66SGarlic Tseng static struct snd_soc_dai_driver mt8173_afe_pcm_dais[] = {
5300d1d7a66SGarlic Tseng 	/* FE DAIs: memory intefaces to CPU */
5310d1d7a66SGarlic Tseng 	{
5320d1d7a66SGarlic Tseng 		.name = "DL1", /* downlink 1 */
5330d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_DL1,
5340d1d7a66SGarlic Tseng 		.playback = {
5350d1d7a66SGarlic Tseng 			.stream_name = "DL1",
5360d1d7a66SGarlic Tseng 			.channels_min = 1,
5370d1d7a66SGarlic Tseng 			.channels_max = 2,
5380d1d7a66SGarlic Tseng 			.rates = SNDRV_PCM_RATE_8000_48000,
5390d1d7a66SGarlic Tseng 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
5400d1d7a66SGarlic Tseng 		},
5416b1e19d9SGarlic Tseng 		.ops = &mtk_afe_fe_ops,
5420d1d7a66SGarlic Tseng 	}, {
5430d1d7a66SGarlic Tseng 		.name = "VUL", /* voice uplink */
5440d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_VUL,
5450d1d7a66SGarlic Tseng 		.capture = {
5460d1d7a66SGarlic Tseng 			.stream_name = "VUL",
5470d1d7a66SGarlic Tseng 			.channels_min = 1,
5480d1d7a66SGarlic Tseng 			.channels_max = 2,
5490d1d7a66SGarlic Tseng 			.rates = SNDRV_PCM_RATE_8000_48000,
5500d1d7a66SGarlic Tseng 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
5510d1d7a66SGarlic Tseng 		},
5526b1e19d9SGarlic Tseng 		.ops = &mtk_afe_fe_ops,
5530d1d7a66SGarlic Tseng 	}, {
5540d1d7a66SGarlic Tseng 	/* BE DAIs */
5550d1d7a66SGarlic Tseng 		.name = "I2S",
5560d1d7a66SGarlic Tseng 		.id = MT8173_AFE_IO_I2S,
5570d1d7a66SGarlic Tseng 		.playback = {
5580d1d7a66SGarlic Tseng 			.stream_name = "I2S Playback",
5590d1d7a66SGarlic Tseng 			.channels_min = 1,
5600d1d7a66SGarlic Tseng 			.channels_max = 2,
5610d1d7a66SGarlic Tseng 			.rates = SNDRV_PCM_RATE_8000_48000,
5620d1d7a66SGarlic Tseng 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
5630d1d7a66SGarlic Tseng 		},
5640d1d7a66SGarlic Tseng 		.capture = {
5650d1d7a66SGarlic Tseng 			.stream_name = "I2S Capture",
5660d1d7a66SGarlic Tseng 			.channels_min = 1,
5670d1d7a66SGarlic Tseng 			.channels_max = 2,
5680d1d7a66SGarlic Tseng 			.rates = SNDRV_PCM_RATE_8000_48000,
5690d1d7a66SGarlic Tseng 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
5700d1d7a66SGarlic Tseng 		},
5710d1d7a66SGarlic Tseng 		.ops = &mt8173_afe_i2s_ops,
5724b7ead03SKuninori Morimoto 		.symmetric_rate = 1,
5730d1d7a66SGarlic Tseng 	},
5740d1d7a66SGarlic Tseng };
5750d1d7a66SGarlic Tseng 
5760d1d7a66SGarlic Tseng static struct snd_soc_dai_driver mt8173_afe_hdmi_dais[] = {
5770d1d7a66SGarlic Tseng 	/* FE DAIs */
5780d1d7a66SGarlic Tseng 	{
5790d1d7a66SGarlic Tseng 		.name = "HDMI",
5800d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_HDMI,
5810d1d7a66SGarlic Tseng 		.playback = {
5820d1d7a66SGarlic Tseng 			.stream_name = "HDMI",
5830d1d7a66SGarlic Tseng 			.channels_min = 2,
5840d1d7a66SGarlic Tseng 			.channels_max = 8,
5850d1d7a66SGarlic Tseng 			.rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
5860d1d7a66SGarlic Tseng 				SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
5870d1d7a66SGarlic Tseng 				SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
5880d1d7a66SGarlic Tseng 				SNDRV_PCM_RATE_192000,
5890d1d7a66SGarlic Tseng 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
5900d1d7a66SGarlic Tseng 		},
5916b1e19d9SGarlic Tseng 		.ops = &mtk_afe_fe_ops,
5920d1d7a66SGarlic Tseng 	}, {
5930d1d7a66SGarlic Tseng 	/* BE DAIs */
5940d1d7a66SGarlic Tseng 		.name = "HDMIO",
5950d1d7a66SGarlic Tseng 		.id = MT8173_AFE_IO_HDMI,
5960d1d7a66SGarlic Tseng 		.playback = {
5970d1d7a66SGarlic Tseng 			.stream_name = "HDMIO Playback",
5980d1d7a66SGarlic Tseng 			.channels_min = 2,
5990d1d7a66SGarlic Tseng 			.channels_max = 8,
6000d1d7a66SGarlic Tseng 			.rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
6010d1d7a66SGarlic Tseng 				SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
6020d1d7a66SGarlic Tseng 				SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
6030d1d7a66SGarlic Tseng 				SNDRV_PCM_RATE_192000,
6040d1d7a66SGarlic Tseng 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
6050d1d7a66SGarlic Tseng 		},
6060d1d7a66SGarlic Tseng 		.ops = &mt8173_afe_hdmi_ops,
6070d1d7a66SGarlic Tseng 	},
6080d1d7a66SGarlic Tseng };
6090d1d7a66SGarlic Tseng 
6100d1d7a66SGarlic Tseng static const struct snd_kcontrol_new mt8173_afe_o03_mix[] = {
6110d1d7a66SGarlic Tseng 	SOC_DAPM_SINGLE_AUTODISABLE("I05 Switch", AFE_CONN1, 21, 1, 0),
6120d1d7a66SGarlic Tseng };
6130d1d7a66SGarlic Tseng 
6140d1d7a66SGarlic Tseng static const struct snd_kcontrol_new mt8173_afe_o04_mix[] = {
6150d1d7a66SGarlic Tseng 	SOC_DAPM_SINGLE_AUTODISABLE("I06 Switch", AFE_CONN2, 6, 1, 0),
6160d1d7a66SGarlic Tseng };
6170d1d7a66SGarlic Tseng 
6180d1d7a66SGarlic Tseng static const struct snd_kcontrol_new mt8173_afe_o09_mix[] = {
6190d1d7a66SGarlic Tseng 	SOC_DAPM_SINGLE_AUTODISABLE("I03 Switch", AFE_CONN3, 0, 1, 0),
6200d1d7a66SGarlic Tseng 	SOC_DAPM_SINGLE_AUTODISABLE("I17 Switch", AFE_CONN7, 30, 1, 0),
6210d1d7a66SGarlic Tseng };
6220d1d7a66SGarlic Tseng 
6230d1d7a66SGarlic Tseng static const struct snd_kcontrol_new mt8173_afe_o10_mix[] = {
6240d1d7a66SGarlic Tseng 	SOC_DAPM_SINGLE_AUTODISABLE("I04 Switch", AFE_CONN3, 3, 1, 0),
6250d1d7a66SGarlic Tseng 	SOC_DAPM_SINGLE_AUTODISABLE("I18 Switch", AFE_CONN8, 0, 1, 0),
6260d1d7a66SGarlic Tseng };
6270d1d7a66SGarlic Tseng 
6280d1d7a66SGarlic Tseng static const struct snd_soc_dapm_widget mt8173_afe_pcm_widgets[] = {
6290d1d7a66SGarlic Tseng 	/* inter-connections */
6300d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("I03", SND_SOC_NOPM, 0, 0, NULL, 0),
6310d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("I04", SND_SOC_NOPM, 0, 0, NULL, 0),
6320d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("I05", SND_SOC_NOPM, 0, 0, NULL, 0),
6330d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("I06", SND_SOC_NOPM, 0, 0, NULL, 0),
6340d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("I17", SND_SOC_NOPM, 0, 0, NULL, 0),
6350d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("I18", SND_SOC_NOPM, 0, 0, NULL, 0),
6360d1d7a66SGarlic Tseng 
6370d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("O03", SND_SOC_NOPM, 0, 0,
6380d1d7a66SGarlic Tseng 			   mt8173_afe_o03_mix, ARRAY_SIZE(mt8173_afe_o03_mix)),
6390d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("O04", SND_SOC_NOPM, 0, 0,
6400d1d7a66SGarlic Tseng 			   mt8173_afe_o04_mix, ARRAY_SIZE(mt8173_afe_o04_mix)),
6410d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("O09", SND_SOC_NOPM, 0, 0,
6420d1d7a66SGarlic Tseng 			   mt8173_afe_o09_mix, ARRAY_SIZE(mt8173_afe_o09_mix)),
6430d1d7a66SGarlic Tseng 	SND_SOC_DAPM_MIXER("O10", SND_SOC_NOPM, 0, 0,
6440d1d7a66SGarlic Tseng 			   mt8173_afe_o10_mix, ARRAY_SIZE(mt8173_afe_o10_mix)),
6450d1d7a66SGarlic Tseng };
6460d1d7a66SGarlic Tseng 
6470d1d7a66SGarlic Tseng static const struct snd_soc_dapm_route mt8173_afe_pcm_routes[] = {
6480d1d7a66SGarlic Tseng 	{"I05", NULL, "DL1"},
6490d1d7a66SGarlic Tseng 	{"I06", NULL, "DL1"},
6500d1d7a66SGarlic Tseng 	{"I2S Playback", NULL, "O03"},
6510d1d7a66SGarlic Tseng 	{"I2S Playback", NULL, "O04"},
6520d1d7a66SGarlic Tseng 	{"VUL", NULL, "O09"},
6530d1d7a66SGarlic Tseng 	{"VUL", NULL, "O10"},
6540d1d7a66SGarlic Tseng 	{"I03", NULL, "I2S Capture"},
6550d1d7a66SGarlic Tseng 	{"I04", NULL, "I2S Capture"},
6560d1d7a66SGarlic Tseng 	{"I17", NULL, "I2S Capture"},
6570d1d7a66SGarlic Tseng 	{"I18", NULL, "I2S Capture"},
6580d1d7a66SGarlic Tseng 	{ "O03", "I05 Switch", "I05" },
6590d1d7a66SGarlic Tseng 	{ "O04", "I06 Switch", "I06" },
6600d1d7a66SGarlic Tseng 	{ "O09", "I17 Switch", "I17" },
6610d1d7a66SGarlic Tseng 	{ "O09", "I03 Switch", "I03" },
6620d1d7a66SGarlic Tseng 	{ "O10", "I18 Switch", "I18" },
6630d1d7a66SGarlic Tseng 	{ "O10", "I04 Switch", "I04" },
6640d1d7a66SGarlic Tseng };
6650d1d7a66SGarlic Tseng 
6660d1d7a66SGarlic Tseng static const struct snd_soc_dapm_route mt8173_afe_hdmi_routes[] = {
6670d1d7a66SGarlic Tseng 	{"HDMIO Playback", NULL, "HDMI"},
6680d1d7a66SGarlic Tseng };
6690d1d7a66SGarlic Tseng 
6700d1d7a66SGarlic Tseng static const struct snd_soc_component_driver mt8173_afe_pcm_dai_component = {
6710d1d7a66SGarlic Tseng 	.name = "mt8173-afe-pcm-dai",
6720d1d7a66SGarlic Tseng 	.dapm_widgets = mt8173_afe_pcm_widgets,
6730d1d7a66SGarlic Tseng 	.num_dapm_widgets = ARRAY_SIZE(mt8173_afe_pcm_widgets),
6740d1d7a66SGarlic Tseng 	.dapm_routes = mt8173_afe_pcm_routes,
6750d1d7a66SGarlic Tseng 	.num_dapm_routes = ARRAY_SIZE(mt8173_afe_pcm_routes),
6767ec6b431SKuninori Morimoto 	.suspend = mtk_afe_suspend,
6777ec6b431SKuninori Morimoto 	.resume = mtk_afe_resume,
6780d1d7a66SGarlic Tseng };
6790d1d7a66SGarlic Tseng 
6800d1d7a66SGarlic Tseng static const struct snd_soc_component_driver mt8173_afe_hdmi_dai_component = {
6810d1d7a66SGarlic Tseng 	.name = "mt8173-afe-hdmi-dai",
6820d1d7a66SGarlic Tseng 	.dapm_routes = mt8173_afe_hdmi_routes,
6830d1d7a66SGarlic Tseng 	.num_dapm_routes = ARRAY_SIZE(mt8173_afe_hdmi_routes),
6847ec6b431SKuninori Morimoto 	.suspend = mtk_afe_suspend,
6857ec6b431SKuninori Morimoto 	.resume = mtk_afe_resume,
6860d1d7a66SGarlic Tseng };
6870d1d7a66SGarlic Tseng 
6880d1d7a66SGarlic Tseng static const char *aud_clks[MT8173_CLK_NUM] = {
6890d1d7a66SGarlic Tseng 	[MT8173_CLK_INFRASYS_AUD] = "infra_sys_audio_clk",
6900d1d7a66SGarlic Tseng 	[MT8173_CLK_TOP_PDN_AUD] = "top_pdn_audio",
6910d1d7a66SGarlic Tseng 	[MT8173_CLK_TOP_PDN_AUD_BUS] = "top_pdn_aud_intbus",
6920d1d7a66SGarlic Tseng 	[MT8173_CLK_I2S0_M] =  "i2s0_m",
6930d1d7a66SGarlic Tseng 	[MT8173_CLK_I2S1_M] =  "i2s1_m",
6940d1d7a66SGarlic Tseng 	[MT8173_CLK_I2S2_M] =  "i2s2_m",
6950d1d7a66SGarlic Tseng 	[MT8173_CLK_I2S3_M] =  "i2s3_m",
6960d1d7a66SGarlic Tseng 	[MT8173_CLK_I2S3_B] =  "i2s3_b",
6970d1d7a66SGarlic Tseng 	[MT8173_CLK_BCK0] =  "bck0",
6980d1d7a66SGarlic Tseng 	[MT8173_CLK_BCK1] =  "bck1",
6990d1d7a66SGarlic Tseng };
7000d1d7a66SGarlic Tseng 
7016b1e19d9SGarlic Tseng static const struct mtk_base_memif_data memif_data[MT8173_AFE_MEMIF_NUM] = {
7020d1d7a66SGarlic Tseng 	{
7030d1d7a66SGarlic Tseng 		.name = "DL1",
7040d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_DL1,
7050d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_DL1_BASE,
7060d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_DL1_CUR,
7076b1e19d9SGarlic Tseng 		.fs_reg = AFE_DAC_CON1,
7080d1d7a66SGarlic Tseng 		.fs_shift = 0,
7096b1e19d9SGarlic Tseng 		.fs_maskbit = 0xf,
7106b1e19d9SGarlic Tseng 		.mono_reg = AFE_DAC_CON1,
7110d1d7a66SGarlic Tseng 		.mono_shift = 21,
7126b1e19d9SGarlic Tseng 		.hd_reg = -1,
7136b1e19d9SGarlic Tseng 		.enable_reg = AFE_DAC_CON0,
7140d1d7a66SGarlic Tseng 		.enable_shift = 1,
7156b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
7160d1d7a66SGarlic Tseng 		.msb_shift = 0,
7176b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
7180d1d7a66SGarlic Tseng 	}, {
7190d1d7a66SGarlic Tseng 		.name = "DL2",
7200d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_DL2,
7210d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_DL2_BASE,
7220d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_DL2_CUR,
7236b1e19d9SGarlic Tseng 		.fs_reg = AFE_DAC_CON1,
7240d1d7a66SGarlic Tseng 		.fs_shift = 4,
7256b1e19d9SGarlic Tseng 		.fs_maskbit = 0xf,
7266b1e19d9SGarlic Tseng 		.mono_reg = AFE_DAC_CON1,
7270d1d7a66SGarlic Tseng 		.mono_shift = 22,
7286b1e19d9SGarlic Tseng 		.hd_reg = -1,
7296b1e19d9SGarlic Tseng 		.enable_reg = AFE_DAC_CON0,
7300d1d7a66SGarlic Tseng 		.enable_shift = 2,
7316b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
7320d1d7a66SGarlic Tseng 		.msb_shift = 1,
7336b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
7340d1d7a66SGarlic Tseng 	}, {
7350d1d7a66SGarlic Tseng 		.name = "VUL",
7360d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_VUL,
7370d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_VUL_BASE,
7380d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_VUL_CUR,
7396b1e19d9SGarlic Tseng 		.fs_reg = AFE_DAC_CON1,
7400d1d7a66SGarlic Tseng 		.fs_shift = 16,
7416b1e19d9SGarlic Tseng 		.fs_maskbit = 0xf,
7426b1e19d9SGarlic Tseng 		.mono_reg = AFE_DAC_CON1,
7430d1d7a66SGarlic Tseng 		.mono_shift = 27,
7446b1e19d9SGarlic Tseng 		.hd_reg = -1,
7456b1e19d9SGarlic Tseng 		.enable_reg = AFE_DAC_CON0,
7460d1d7a66SGarlic Tseng 		.enable_shift = 3,
7476b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
7480d1d7a66SGarlic Tseng 		.msb_shift = 6,
7496b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
7500d1d7a66SGarlic Tseng 	}, {
7510d1d7a66SGarlic Tseng 		.name = "DAI",
7520d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_DAI,
7530d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_DAI_BASE,
7540d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_DAI_CUR,
7556b1e19d9SGarlic Tseng 		.fs_reg = AFE_DAC_CON0,
7560d1d7a66SGarlic Tseng 		.fs_shift = 24,
7576b1e19d9SGarlic Tseng 		.fs_maskbit = 0x3,
7586b1e19d9SGarlic Tseng 		.mono_reg = -1,
7590d1d7a66SGarlic Tseng 		.mono_shift = -1,
7606b1e19d9SGarlic Tseng 		.hd_reg = -1,
7616b1e19d9SGarlic Tseng 		.enable_reg = AFE_DAC_CON0,
7620d1d7a66SGarlic Tseng 		.enable_shift = 4,
7636b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
7640d1d7a66SGarlic Tseng 		.msb_shift = 5,
7656b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
7660d1d7a66SGarlic Tseng 	}, {
7670d1d7a66SGarlic Tseng 		.name = "AWB",
7680d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_AWB,
7690d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_AWB_BASE,
7700d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_AWB_CUR,
7716b1e19d9SGarlic Tseng 		.fs_reg = AFE_DAC_CON1,
7720d1d7a66SGarlic Tseng 		.fs_shift = 12,
7736b1e19d9SGarlic Tseng 		.fs_maskbit = 0xf,
7746b1e19d9SGarlic Tseng 		.mono_reg = AFE_DAC_CON1,
7750d1d7a66SGarlic Tseng 		.mono_shift = 24,
7766b1e19d9SGarlic Tseng 		.hd_reg = -1,
7776b1e19d9SGarlic Tseng 		.enable_reg = AFE_DAC_CON0,
7780d1d7a66SGarlic Tseng 		.enable_shift = 6,
7796b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
7800d1d7a66SGarlic Tseng 		.msb_shift = 3,
7816b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
7820d1d7a66SGarlic Tseng 	}, {
7830d1d7a66SGarlic Tseng 		.name = "MOD_DAI",
7840d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_MOD_DAI,
7850d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_MOD_PCM_BASE,
7860d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_MOD_PCM_CUR,
7876b1e19d9SGarlic Tseng 		.fs_reg = AFE_DAC_CON1,
7880d1d7a66SGarlic Tseng 		.fs_shift = 30,
7896b1e19d9SGarlic Tseng 		.fs_maskbit = 0x3,
7906b1e19d9SGarlic Tseng 		.mono_reg = AFE_DAC_CON1,
7910d1d7a66SGarlic Tseng 		.mono_shift = 30,
7926b1e19d9SGarlic Tseng 		.hd_reg = -1,
7936b1e19d9SGarlic Tseng 		.enable_reg = AFE_DAC_CON0,
7940d1d7a66SGarlic Tseng 		.enable_shift = 7,
7956b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
7960d1d7a66SGarlic Tseng 		.msb_shift = 4,
7976b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
7980d1d7a66SGarlic Tseng 	}, {
7990d1d7a66SGarlic Tseng 		.name = "HDMI",
8000d1d7a66SGarlic Tseng 		.id = MT8173_AFE_MEMIF_HDMI,
8010d1d7a66SGarlic Tseng 		.reg_ofs_base = AFE_HDMI_OUT_BASE,
8020d1d7a66SGarlic Tseng 		.reg_ofs_cur = AFE_HDMI_OUT_CUR,
8036b1e19d9SGarlic Tseng 		.fs_reg = -1,
8040d1d7a66SGarlic Tseng 		.fs_shift = -1,
8056b1e19d9SGarlic Tseng 		.fs_maskbit = -1,
8066b1e19d9SGarlic Tseng 		.mono_reg = -1,
8070d1d7a66SGarlic Tseng 		.mono_shift = -1,
8086b1e19d9SGarlic Tseng 		.hd_reg = -1,
8096b1e19d9SGarlic Tseng 		.enable_reg = -1,
8106b1e19d9SGarlic Tseng 		.msb_reg = AFE_MEMIF_MSB,
8110d1d7a66SGarlic Tseng 		.msb_shift = 8,
8126b1e19d9SGarlic Tseng 		.agent_disable_reg = -1,
8136b1e19d9SGarlic Tseng 	},
8146b1e19d9SGarlic Tseng };
8156b1e19d9SGarlic Tseng 
8166b1e19d9SGarlic Tseng static const struct mtk_base_irq_data irq_data[MT8173_AFE_IRQ_NUM] = {
8176b1e19d9SGarlic Tseng 	{
8186b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_DL1,
8196b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT1,
8206b1e19d9SGarlic Tseng 		.irq_cnt_shift = 0,
8216b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8226b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8236b1e19d9SGarlic Tseng 		.irq_en_shift = 0,
8246b1e19d9SGarlic Tseng 		.irq_fs_reg = AFE_IRQ_MCU_CON,
8256b1e19d9SGarlic Tseng 		.irq_fs_shift = 4,
8266b1e19d9SGarlic Tseng 		.irq_fs_maskbit = 0xf,
8276b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
8286b1e19d9SGarlic Tseng 		.irq_clr_shift = 0,
8296b1e19d9SGarlic Tseng 	}, {
8306b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_DL2,
8316b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT1,
8326b1e19d9SGarlic Tseng 		.irq_cnt_shift = 20,
8336b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8346b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8356b1e19d9SGarlic Tseng 		.irq_en_shift = 2,
8366b1e19d9SGarlic Tseng 		.irq_fs_reg = AFE_IRQ_MCU_CON,
8376b1e19d9SGarlic Tseng 		.irq_fs_shift = 16,
8386b1e19d9SGarlic Tseng 		.irq_fs_maskbit = 0xf,
8396b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
8406b1e19d9SGarlic Tseng 		.irq_clr_shift = 2,
8416b1e19d9SGarlic Tseng 
8426b1e19d9SGarlic Tseng 	}, {
8436b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_VUL,
8446b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT2,
8456b1e19d9SGarlic Tseng 		.irq_cnt_shift = 0,
8466b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8476b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8486b1e19d9SGarlic Tseng 		.irq_en_shift = 1,
8496b1e19d9SGarlic Tseng 		.irq_fs_reg = AFE_IRQ_MCU_CON,
8506b1e19d9SGarlic Tseng 		.irq_fs_shift = 8,
8516b1e19d9SGarlic Tseng 		.irq_fs_maskbit = 0xf,
8526b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
8536b1e19d9SGarlic Tseng 		.irq_clr_shift = 1,
8546b1e19d9SGarlic Tseng 	}, {
8556b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_DAI,
8566b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT2,
8576b1e19d9SGarlic Tseng 		.irq_cnt_shift = 20,
8586b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8596b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8606b1e19d9SGarlic Tseng 		.irq_en_shift = 3,
8616b1e19d9SGarlic Tseng 		.irq_fs_reg = AFE_IRQ_MCU_CON,
8626b1e19d9SGarlic Tseng 		.irq_fs_shift = 20,
8636b1e19d9SGarlic Tseng 		.irq_fs_maskbit = 0xf,
8646b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
8656b1e19d9SGarlic Tseng 		.irq_clr_shift = 3,
8666b1e19d9SGarlic Tseng 	}, {
8676b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_AWB,
8686b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT7,
8696b1e19d9SGarlic Tseng 		.irq_cnt_shift = 0,
8706b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8716b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8726b1e19d9SGarlic Tseng 		.irq_en_shift = 14,
8736b1e19d9SGarlic Tseng 		.irq_fs_reg = AFE_IRQ_MCU_CON,
8746b1e19d9SGarlic Tseng 		.irq_fs_shift = 24,
8756b1e19d9SGarlic Tseng 		.irq_fs_maskbit = 0xf,
8766b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
8776b1e19d9SGarlic Tseng 		.irq_clr_shift = 6,
8786b1e19d9SGarlic Tseng 	}, {
8796b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_DAI,
8806b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT2,
8816b1e19d9SGarlic Tseng 		.irq_cnt_shift = 20,
8826b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8836b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8846b1e19d9SGarlic Tseng 		.irq_en_shift = 3,
8856b1e19d9SGarlic Tseng 		.irq_fs_reg = AFE_IRQ_MCU_CON,
8866b1e19d9SGarlic Tseng 		.irq_fs_shift = 20,
8876b1e19d9SGarlic Tseng 		.irq_fs_maskbit = 0xf,
8886b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
8896b1e19d9SGarlic Tseng 		.irq_clr_shift = 3,
8906b1e19d9SGarlic Tseng 	}, {
8916b1e19d9SGarlic Tseng 		.id = MT8173_AFE_IRQ_HDMI,
8926b1e19d9SGarlic Tseng 		.irq_cnt_reg = AFE_IRQ_CNT5,
8936b1e19d9SGarlic Tseng 		.irq_cnt_shift = 0,
8946b1e19d9SGarlic Tseng 		.irq_cnt_maskbit = 0x3ffff,
8956b1e19d9SGarlic Tseng 		.irq_en_reg = AFE_IRQ_MCU_CON,
8966b1e19d9SGarlic Tseng 		.irq_en_shift = 12,
8976b1e19d9SGarlic Tseng 		.irq_fs_reg = -1,
8986b1e19d9SGarlic Tseng 		.irq_fs_maskbit = -1,
8996b1e19d9SGarlic Tseng 		.irq_clr_reg = AFE_IRQ_CLR,
9006b1e19d9SGarlic Tseng 		.irq_clr_shift = 4,
9010d1d7a66SGarlic Tseng 	},
9020d1d7a66SGarlic Tseng };
9030d1d7a66SGarlic Tseng 
9040d1d7a66SGarlic Tseng static const struct regmap_config mt8173_afe_regmap_config = {
9050d1d7a66SGarlic Tseng 	.reg_bits = 32,
9060d1d7a66SGarlic Tseng 	.reg_stride = 4,
9070d1d7a66SGarlic Tseng 	.val_bits = 32,
9080d1d7a66SGarlic Tseng 	.max_register = AFE_ADDA2_TOP_CON0,
9090d1d7a66SGarlic Tseng 	.cache_type = REGCACHE_NONE,
9100d1d7a66SGarlic Tseng };
9110d1d7a66SGarlic Tseng 
mt8173_afe_irq_handler(int irq,void * dev_id)9120d1d7a66SGarlic Tseng static irqreturn_t mt8173_afe_irq_handler(int irq, void *dev_id)
9130d1d7a66SGarlic Tseng {
9146b1e19d9SGarlic Tseng 	struct mtk_base_afe *afe = dev_id;
9150d1d7a66SGarlic Tseng 	unsigned int reg_value;
9160d1d7a66SGarlic Tseng 	int i, ret;
9170d1d7a66SGarlic Tseng 
9180d1d7a66SGarlic Tseng 	ret = regmap_read(afe->regmap, AFE_IRQ_STATUS, &reg_value);
9190d1d7a66SGarlic Tseng 	if (ret) {
9200d1d7a66SGarlic Tseng 		dev_err(afe->dev, "%s irq status err\n", __func__);
9210d1d7a66SGarlic Tseng 		reg_value = AFE_IRQ_STATUS_BITS;
9220d1d7a66SGarlic Tseng 		goto err_irq;
9230d1d7a66SGarlic Tseng 	}
9240d1d7a66SGarlic Tseng 
9250d1d7a66SGarlic Tseng 	for (i = 0; i < MT8173_AFE_MEMIF_NUM; i++) {
9266b1e19d9SGarlic Tseng 		struct mtk_base_afe_memif *memif = &afe->memif[i];
92714667403SPierre-Louis Bossart 		struct mtk_base_afe_irq *irq_p;
9280d1d7a66SGarlic Tseng 
9296b1e19d9SGarlic Tseng 		if (memif->irq_usage < 0)
9306b1e19d9SGarlic Tseng 			continue;
9316b1e19d9SGarlic Tseng 
93214667403SPierre-Louis Bossart 		irq_p = &afe->irqs[memif->irq_usage];
9336b1e19d9SGarlic Tseng 
93414667403SPierre-Louis Bossart 		if (!(reg_value & (1 << irq_p->irq_data->irq_clr_shift)))
9350d1d7a66SGarlic Tseng 			continue;
9360d1d7a66SGarlic Tseng 
9370d1d7a66SGarlic Tseng 		snd_pcm_period_elapsed(memif->substream);
9380d1d7a66SGarlic Tseng 	}
9390d1d7a66SGarlic Tseng 
9400d1d7a66SGarlic Tseng err_irq:
9410d1d7a66SGarlic Tseng 	/* clear irq */
9426b1e19d9SGarlic Tseng 	regmap_write(afe->regmap, AFE_IRQ_CLR,
9436b1e19d9SGarlic Tseng 		     reg_value & AFE_IRQ_STATUS_BITS);
9440d1d7a66SGarlic Tseng 
9450d1d7a66SGarlic Tseng 	return IRQ_HANDLED;
9460d1d7a66SGarlic Tseng }
9470d1d7a66SGarlic Tseng 
mt8173_afe_runtime_suspend(struct device * dev)9480d1d7a66SGarlic Tseng static int mt8173_afe_runtime_suspend(struct device *dev)
9490d1d7a66SGarlic Tseng {
9506b1e19d9SGarlic Tseng 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
9516b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
9520d1d7a66SGarlic Tseng 
9530d1d7a66SGarlic Tseng 	/* disable AFE */
9540d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0);
9550d1d7a66SGarlic Tseng 
9560d1d7a66SGarlic Tseng 	/* disable AFE clk */
9570d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
9580d1d7a66SGarlic Tseng 			   AUD_TCON0_PDN_AFE, AUD_TCON0_PDN_AFE);
9596b1e19d9SGarlic Tseng 
9606b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S1_M]);
9616b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S2_M]);
9626b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_BCK0]);
9636b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_BCK1]);
9646b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD]);
9656b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD_BUS]);
9666b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_INFRASYS_AUD]);
9670d1d7a66SGarlic Tseng 	return 0;
9680d1d7a66SGarlic Tseng }
9690d1d7a66SGarlic Tseng 
mt8173_afe_runtime_resume(struct device * dev)9700d1d7a66SGarlic Tseng static int mt8173_afe_runtime_resume(struct device *dev)
9710d1d7a66SGarlic Tseng {
9726b1e19d9SGarlic Tseng 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
9736b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
9740d1d7a66SGarlic Tseng 	int ret;
9750d1d7a66SGarlic Tseng 
9766b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_INFRASYS_AUD]);
9770d1d7a66SGarlic Tseng 	if (ret)
9780d1d7a66SGarlic Tseng 		return ret;
9790d1d7a66SGarlic Tseng 
9806b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD_BUS]);
9810d1d7a66SGarlic Tseng 	if (ret)
9820d1d7a66SGarlic Tseng 		goto err_infra;
9830d1d7a66SGarlic Tseng 
9846b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD]);
9850d1d7a66SGarlic Tseng 	if (ret)
9860d1d7a66SGarlic Tseng 		goto err_top_aud_bus;
9870d1d7a66SGarlic Tseng 
9886b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_BCK0]);
9890d1d7a66SGarlic Tseng 	if (ret)
9900d1d7a66SGarlic Tseng 		goto err_top_aud;
9910d1d7a66SGarlic Tseng 
9926b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_BCK1]);
9930d1d7a66SGarlic Tseng 	if (ret)
9940d1d7a66SGarlic Tseng 		goto err_bck0;
9956b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_I2S1_M]);
9960d1d7a66SGarlic Tseng 	if (ret)
9970d1d7a66SGarlic Tseng 		goto err_i2s1_m;
9986b1e19d9SGarlic Tseng 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_I2S2_M]);
9990d1d7a66SGarlic Tseng 	if (ret)
10000d1d7a66SGarlic Tseng 		goto err_i2s2_m;
10010d1d7a66SGarlic Tseng 
10020d1d7a66SGarlic Tseng 	/* enable AFE clk */
10030d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0, AUD_TCON0_PDN_AFE, 0);
10040d1d7a66SGarlic Tseng 
10050d1d7a66SGarlic Tseng 	/* set O3/O4 16bits */
10060d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_CONN_24BIT,
10070d1d7a66SGarlic Tseng 			   AFE_CONN_24BIT_O03 | AFE_CONN_24BIT_O04, 0);
10080d1d7a66SGarlic Tseng 
10090d1d7a66SGarlic Tseng 	/* unmask all IRQs */
10100d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_IRQ_MCU_EN, 0xff, 0xff);
10110d1d7a66SGarlic Tseng 
10120d1d7a66SGarlic Tseng 	/* enable AFE */
10130d1d7a66SGarlic Tseng 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0x1);
10140d1d7a66SGarlic Tseng 	return 0;
10156b1e19d9SGarlic Tseng 
10160d1d7a66SGarlic Tseng err_i2s1_m:
10176b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S1_M]);
10180d1d7a66SGarlic Tseng err_i2s2_m:
10196b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S2_M]);
10200d1d7a66SGarlic Tseng err_bck0:
10216b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_BCK0]);
10220d1d7a66SGarlic Tseng err_top_aud:
10236b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD]);
10240d1d7a66SGarlic Tseng err_top_aud_bus:
10256b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD_BUS]);
10260d1d7a66SGarlic Tseng err_infra:
10276b1e19d9SGarlic Tseng 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_INFRASYS_AUD]);
10280d1d7a66SGarlic Tseng 	return ret;
10290d1d7a66SGarlic Tseng }
10300d1d7a66SGarlic Tseng 
mt8173_afe_init_audio_clk(struct mtk_base_afe * afe)10316b1e19d9SGarlic Tseng static int mt8173_afe_init_audio_clk(struct mtk_base_afe *afe)
10320d1d7a66SGarlic Tseng {
10330d1d7a66SGarlic Tseng 	size_t i;
10346b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
10350d1d7a66SGarlic Tseng 
10360d1d7a66SGarlic Tseng 	for (i = 0; i < ARRAY_SIZE(aud_clks); i++) {
10376b1e19d9SGarlic Tseng 		afe_priv->clocks[i] = devm_clk_get(afe->dev, aud_clks[i]);
10386b1e19d9SGarlic Tseng 		if (IS_ERR(afe_priv->clocks[i])) {
10390d1d7a66SGarlic Tseng 			dev_err(afe->dev, "%s devm_clk_get %s fail\n",
10400d1d7a66SGarlic Tseng 				__func__, aud_clks[i]);
10416b1e19d9SGarlic Tseng 			return PTR_ERR(afe_priv->clocks[i]);
10420d1d7a66SGarlic Tseng 		}
10430d1d7a66SGarlic Tseng 	}
10446b1e19d9SGarlic Tseng 	clk_set_rate(afe_priv->clocks[MT8173_CLK_BCK0], 22579200); /* 22M */
10456b1e19d9SGarlic Tseng 	clk_set_rate(afe_priv->clocks[MT8173_CLK_BCK1], 24576000); /* 24M */
10460d1d7a66SGarlic Tseng 	return 0;
10470d1d7a66SGarlic Tseng }
10480d1d7a66SGarlic Tseng 
mt8173_afe_pcm_dev_probe(struct platform_device * pdev)10490d1d7a66SGarlic Tseng static int mt8173_afe_pcm_dev_probe(struct platform_device *pdev)
10500d1d7a66SGarlic Tseng {
10510d1d7a66SGarlic Tseng 	int ret, i;
1052d6e2c4ffSArvind Yadav 	int irq_id;
10536b1e19d9SGarlic Tseng 	struct mtk_base_afe *afe;
10546b1e19d9SGarlic Tseng 	struct mt8173_afe_private *afe_priv;
10558c32984bSAngeloGioacchino Del Regno 	struct snd_soc_component *comp_pcm, *comp_hdmi;
10560d1d7a66SGarlic Tseng 
10570d1d7a66SGarlic Tseng 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(33));
10580d1d7a66SGarlic Tseng 	if (ret)
10590d1d7a66SGarlic Tseng 		return ret;
10600d1d7a66SGarlic Tseng 
10610d1d7a66SGarlic Tseng 	afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
10620d1d7a66SGarlic Tseng 	if (!afe)
10630d1d7a66SGarlic Tseng 		return -ENOMEM;
10640d1d7a66SGarlic Tseng 
10656b1e19d9SGarlic Tseng 	afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
10666b1e19d9SGarlic Tseng 					  GFP_KERNEL);
10676b1e19d9SGarlic Tseng 	afe_priv = afe->platform_priv;
10686b1e19d9SGarlic Tseng 	if (!afe_priv)
10696b1e19d9SGarlic Tseng 		return -ENOMEM;
10706b1e19d9SGarlic Tseng 
10710d1d7a66SGarlic Tseng 	afe->dev = &pdev->dev;
10720d1d7a66SGarlic Tseng 
1073*f9c058d1SRicardo Ribalda Delgado 	irq_id = platform_get_irq(pdev, 0);
1074*f9c058d1SRicardo Ribalda Delgado 	if (irq_id <= 0)
1075*f9c058d1SRicardo Ribalda Delgado 		return irq_id < 0 ? irq_id : -ENXIO;
1076*f9c058d1SRicardo Ribalda Delgado 
1077fceef72bSYueHaibing 	afe->base_addr = devm_platform_ioremap_resource(pdev, 0);
10780d1d7a66SGarlic Tseng 	if (IS_ERR(afe->base_addr))
10790d1d7a66SGarlic Tseng 		return PTR_ERR(afe->base_addr);
10800d1d7a66SGarlic Tseng 
10810d1d7a66SGarlic Tseng 	afe->regmap = devm_regmap_init_mmio(&pdev->dev, afe->base_addr,
10820d1d7a66SGarlic Tseng 		&mt8173_afe_regmap_config);
10830d1d7a66SGarlic Tseng 	if (IS_ERR(afe->regmap))
10840d1d7a66SGarlic Tseng 		return PTR_ERR(afe->regmap);
10850d1d7a66SGarlic Tseng 
10860d1d7a66SGarlic Tseng 	/* initial audio related clock */
10870d1d7a66SGarlic Tseng 	ret = mt8173_afe_init_audio_clk(afe);
10880d1d7a66SGarlic Tseng 	if (ret) {
10890d1d7a66SGarlic Tseng 		dev_err(afe->dev, "mt8173_afe_init_audio_clk fail\n");
10900d1d7a66SGarlic Tseng 		return ret;
10910d1d7a66SGarlic Tseng 	}
10920d1d7a66SGarlic Tseng 
10936b1e19d9SGarlic Tseng 	/* memif % irq initialize*/
10946b1e19d9SGarlic Tseng 	afe->memif_size = MT8173_AFE_MEMIF_NUM;
10956b1e19d9SGarlic Tseng 	afe->memif = devm_kcalloc(afe->dev, afe->memif_size,
10966b1e19d9SGarlic Tseng 				  sizeof(*afe->memif), GFP_KERNEL);
10976b1e19d9SGarlic Tseng 	if (!afe->memif)
10986b1e19d9SGarlic Tseng 		return -ENOMEM;
10996b1e19d9SGarlic Tseng 
11006b1e19d9SGarlic Tseng 	afe->irqs_size = MT8173_AFE_IRQ_NUM;
11016b1e19d9SGarlic Tseng 	afe->irqs = devm_kcalloc(afe->dev, afe->irqs_size,
11026b1e19d9SGarlic Tseng 				 sizeof(*afe->irqs), GFP_KERNEL);
11036b1e19d9SGarlic Tseng 	if (!afe->irqs)
11046b1e19d9SGarlic Tseng 		return -ENOMEM;
11056b1e19d9SGarlic Tseng 
11066b1e19d9SGarlic Tseng 	for (i = 0; i < afe->irqs_size; i++) {
11070d1d7a66SGarlic Tseng 		afe->memif[i].data = &memif_data[i];
11086b1e19d9SGarlic Tseng 		afe->irqs[i].irq_data = &irq_data[i];
11096b1e19d9SGarlic Tseng 		afe->irqs[i].irq_occupyed = true;
11106b1e19d9SGarlic Tseng 		afe->memif[i].irq_usage = i;
11116b1e19d9SGarlic Tseng 		afe->memif[i].const_irq = 1;
11126b1e19d9SGarlic Tseng 	}
11136b1e19d9SGarlic Tseng 
11146b1e19d9SGarlic Tseng 	afe->mtk_afe_hardware = &mt8173_afe_hardware;
11156b1e19d9SGarlic Tseng 	afe->memif_fs = mt8173_memif_fs;
11166b1e19d9SGarlic Tseng 	afe->irq_fs = mt8173_irq_fs;
11170d1d7a66SGarlic Tseng 
11180d1d7a66SGarlic Tseng 	platform_set_drvdata(pdev, afe);
11190d1d7a66SGarlic Tseng 
11200d1d7a66SGarlic Tseng 	pm_runtime_enable(&pdev->dev);
11210d1d7a66SGarlic Tseng 	if (!pm_runtime_enabled(&pdev->dev)) {
11220d1d7a66SGarlic Tseng 		ret = mt8173_afe_runtime_resume(&pdev->dev);
11230d1d7a66SGarlic Tseng 		if (ret)
11240d1d7a66SGarlic Tseng 			goto err_pm_disable;
11250d1d7a66SGarlic Tseng 	}
11260d1d7a66SGarlic Tseng 
11276b1e19d9SGarlic Tseng 	afe->reg_back_up_list = mt8173_afe_backup_list;
11286b1e19d9SGarlic Tseng 	afe->reg_back_up_list_num = ARRAY_SIZE(mt8173_afe_backup_list);
11296b1e19d9SGarlic Tseng 	afe->runtime_resume = mt8173_afe_runtime_resume;
11306b1e19d9SGarlic Tseng 	afe->runtime_suspend = mt8173_afe_runtime_suspend;
11316b1e19d9SGarlic Tseng 
1132f1b5bf07SKuninori Morimoto 	ret = devm_snd_soc_register_component(&pdev->dev,
1133f1b5bf07SKuninori Morimoto 					 &mtk_afe_pcm_platform,
1134f1b5bf07SKuninori Morimoto 					 NULL, 0);
11350d1d7a66SGarlic Tseng 	if (ret)
11360d1d7a66SGarlic Tseng 		goto err_pm_disable;
11370d1d7a66SGarlic Tseng 
11388c32984bSAngeloGioacchino Del Regno 	comp_pcm = devm_kzalloc(&pdev->dev, sizeof(*comp_pcm), GFP_KERNEL);
11398c32984bSAngeloGioacchino Del Regno 	if (!comp_pcm) {
11408c32984bSAngeloGioacchino Del Regno 		ret = -ENOMEM;
11418c32984bSAngeloGioacchino Del Regno 		goto err_pm_disable;
11428c32984bSAngeloGioacchino Del Regno 	}
11438c32984bSAngeloGioacchino Del Regno 
11448c32984bSAngeloGioacchino Del Regno 	ret = snd_soc_component_initialize(comp_pcm,
11450d1d7a66SGarlic Tseng 					   &mt8173_afe_pcm_dai_component,
11468c32984bSAngeloGioacchino Del Regno 					   &pdev->dev);
11478c32984bSAngeloGioacchino Del Regno 	if (ret)
11488c32984bSAngeloGioacchino Del Regno 		goto err_pm_disable;
11498c32984bSAngeloGioacchino Del Regno 
11508c32984bSAngeloGioacchino Del Regno #ifdef CONFIG_DEBUG_FS
11518c32984bSAngeloGioacchino Del Regno 	comp_pcm->debugfs_prefix = "pcm";
11528c32984bSAngeloGioacchino Del Regno #endif
11538c32984bSAngeloGioacchino Del Regno 
11548c32984bSAngeloGioacchino Del Regno 	ret = snd_soc_add_component(comp_pcm,
11550d1d7a66SGarlic Tseng 				    mt8173_afe_pcm_dais,
11560d1d7a66SGarlic Tseng 				    ARRAY_SIZE(mt8173_afe_pcm_dais));
11570d1d7a66SGarlic Tseng 	if (ret)
1158f1b5bf07SKuninori Morimoto 		goto err_pm_disable;
11590d1d7a66SGarlic Tseng 
11608c32984bSAngeloGioacchino Del Regno 	comp_hdmi = devm_kzalloc(&pdev->dev, sizeof(*comp_hdmi), GFP_KERNEL);
11618c32984bSAngeloGioacchino Del Regno 	if (!comp_hdmi) {
11628c32984bSAngeloGioacchino Del Regno 		ret = -ENOMEM;
1163a46d3701SRicardo Ribalda Delgado 		goto err_cleanup_components;
11648c32984bSAngeloGioacchino Del Regno 	}
11658c32984bSAngeloGioacchino Del Regno 
11668c32984bSAngeloGioacchino Del Regno 	ret = snd_soc_component_initialize(comp_hdmi,
11670d1d7a66SGarlic Tseng 					   &mt8173_afe_hdmi_dai_component,
11688c32984bSAngeloGioacchino Del Regno 					   &pdev->dev);
11698c32984bSAngeloGioacchino Del Regno 	if (ret)
1170a46d3701SRicardo Ribalda Delgado 		goto err_cleanup_components;
11718c32984bSAngeloGioacchino Del Regno 
11728c32984bSAngeloGioacchino Del Regno #ifdef CONFIG_DEBUG_FS
11738c32984bSAngeloGioacchino Del Regno 	comp_hdmi->debugfs_prefix = "hdmi";
11748c32984bSAngeloGioacchino Del Regno #endif
11758c32984bSAngeloGioacchino Del Regno 
11768c32984bSAngeloGioacchino Del Regno 	ret = snd_soc_add_component(comp_hdmi,
11770d1d7a66SGarlic Tseng 				    mt8173_afe_hdmi_dais,
11780d1d7a66SGarlic Tseng 				    ARRAY_SIZE(mt8173_afe_hdmi_dais));
11790d1d7a66SGarlic Tseng 	if (ret)
11808c32984bSAngeloGioacchino Del Regno 		goto err_cleanup_components;
11810d1d7a66SGarlic Tseng 
11824cbb264dSRicardo Ribalda 	ret = devm_request_irq(afe->dev, irq_id, mt8173_afe_irq_handler,
11834cbb264dSRicardo Ribalda 			       0, "Afe_ISR_Handle", (void *)afe);
11844cbb264dSRicardo Ribalda 	if (ret) {
11854cbb264dSRicardo Ribalda 		dev_err(afe->dev, "could not request_irq\n");
1186*f9c058d1SRicardo Ribalda Delgado 		goto err_cleanup_components;
11874cbb264dSRicardo Ribalda 	}
11884cbb264dSRicardo Ribalda 
11890d1d7a66SGarlic Tseng 	dev_info(&pdev->dev, "MT8173 AFE driver initialized.\n");
11900d1d7a66SGarlic Tseng 	return 0;
11910d1d7a66SGarlic Tseng 
11928c32984bSAngeloGioacchino Del Regno err_cleanup_components:
11938c32984bSAngeloGioacchino Del Regno 	snd_soc_unregister_component(&pdev->dev);
11940d1d7a66SGarlic Tseng err_pm_disable:
11950d1d7a66SGarlic Tseng 	pm_runtime_disable(&pdev->dev);
11960d1d7a66SGarlic Tseng 	return ret;
11970d1d7a66SGarlic Tseng }
11980d1d7a66SGarlic Tseng 
mt8173_afe_pcm_dev_remove(struct platform_device * pdev)119998a11bf9SUwe Kleine-König static void mt8173_afe_pcm_dev_remove(struct platform_device *pdev)
12000d1d7a66SGarlic Tseng {
12018c32984bSAngeloGioacchino Del Regno 	snd_soc_unregister_component(&pdev->dev);
12028c32984bSAngeloGioacchino Del Regno 
12030d1d7a66SGarlic Tseng 	pm_runtime_disable(&pdev->dev);
12040d1d7a66SGarlic Tseng 	if (!pm_runtime_status_suspended(&pdev->dev))
12050d1d7a66SGarlic Tseng 		mt8173_afe_runtime_suspend(&pdev->dev);
12060d1d7a66SGarlic Tseng }
12070d1d7a66SGarlic Tseng 
12080d1d7a66SGarlic Tseng static const struct of_device_id mt8173_afe_pcm_dt_match[] = {
12090d1d7a66SGarlic Tseng 	{ .compatible = "mediatek,mt8173-afe-pcm", },
12100d1d7a66SGarlic Tseng 	{ }
12110d1d7a66SGarlic Tseng };
12120d1d7a66SGarlic Tseng MODULE_DEVICE_TABLE(of, mt8173_afe_pcm_dt_match);
12130d1d7a66SGarlic Tseng 
12140d1d7a66SGarlic Tseng static const struct dev_pm_ops mt8173_afe_pm_ops = {
12150d1d7a66SGarlic Tseng 	SET_RUNTIME_PM_OPS(mt8173_afe_runtime_suspend,
12160d1d7a66SGarlic Tseng 			   mt8173_afe_runtime_resume, NULL)
12170d1d7a66SGarlic Tseng };
12180d1d7a66SGarlic Tseng 
12190d1d7a66SGarlic Tseng static struct platform_driver mt8173_afe_pcm_driver = {
12200d1d7a66SGarlic Tseng 	.driver = {
12210d1d7a66SGarlic Tseng 		   .name = "mt8173-afe-pcm",
12220d1d7a66SGarlic Tseng 		   .of_match_table = mt8173_afe_pcm_dt_match,
12230d1d7a66SGarlic Tseng 		   .pm = &mt8173_afe_pm_ops,
12240d1d7a66SGarlic Tseng 	},
12250d1d7a66SGarlic Tseng 	.probe = mt8173_afe_pcm_dev_probe,
122698a11bf9SUwe Kleine-König 	.remove_new = mt8173_afe_pcm_dev_remove,
12270d1d7a66SGarlic Tseng };
12280d1d7a66SGarlic Tseng 
12290d1d7a66SGarlic Tseng module_platform_driver(mt8173_afe_pcm_driver);
12300d1d7a66SGarlic Tseng 
12310d1d7a66SGarlic Tseng MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver");
12320d1d7a66SGarlic Tseng MODULE_AUTHOR("Koro Chen <koro.chen@mediatek.com>");
12330d1d7a66SGarlic Tseng MODULE_LICENSE("GPL v2");
1234