/openbmc/linux/Documentation/devicetree/bindings/bus/ |
H A D | ti-sysc.yaml | 31 pattern: "^target-module(@[0-9a-f]+)?$" 157 default: 0 158 minimum: 0 195 reg = <0x2b400 0x4>, 196 <0x2b404 0x4>, 197 <0x2b408 0x4>; 199 clocks = <&l3_init_clkctrl OMAP4_USB_OTG_HS_CLKCTRL 0>; 214 ranges = <0 0x2b000 0x1000>;
|
/openbmc/linux/drivers/net/wireless/mediatek/mt76/mt7615/ |
H A D | mmio.c | 15 [MT_TOP_CFG_BASE] = 0x01000, 16 [MT_HW_BASE] = 0x01000, 17 [MT_PCIE_REMAP_2] = 0x02504, 18 [MT_ARB_BASE] = 0x20c00, 19 [MT_HIF_BASE] = 0x04000, 20 [MT_CSR_BASE] = 0x07000, 21 [MT_PLE_BASE] = 0x08000, 22 [MT_PSE_BASE] = 0x0c000, 23 [MT_CFG_BASE] = 0x20200, 24 [MT_AGG_BASE] = 0x20a00, [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | mpc8536si-post.dtsi | 39 interrupts = <19 2 0 0>; 42 /* controller at 0x8000 */ 46 interrupts = <24 0x2 0 0>; 47 bus-range = <0 0xff>; 53 /* controller at 0x9000 */ 59 bus-range = <0 255>; 61 interrupts = <25 2 0 0>; 63 pcie@0 { 64 reg = <0 0 0 0 0>; 69 interrupts = <25 2 0 0>; [all …]
|
/openbmc/linux/sound/pci/au88x0/ |
H A D | au88x0_eq.c | 31 #define VORTEX_EQ_BASE 0x2b000 32 #define VORTEX_EQ_DEST (VORTEX_EQ_BASE + 0x410) 33 #define VORTEX_EQ_SOURCE (VORTEX_EQ_BASE + 0x430) 34 #define VORTEX_EQ_CTRL (VORTEX_EQ_BASE + 0x440) 36 #define VORTEX_BAND_COEFF_SIZE 0x30 41 hwwrite(vortex->mmio, 0x2b3c4, gain); in vortex_EqHw_SetTimeConsts() 42 hwwrite(vortex->mmio, 0x2b3c8, level); in vortex_EqHw_SetTimeConsts() 57 int i = 0, n /*esp2c */; in vortex_EqHw_SetLeftCoefs() 59 for (n = 0; n < eqhw->this04; n++) { in vortex_EqHw_SetLeftCoefs() 60 hwwrite(vortex->mmio, 0x2b000 + n * 0x30, coefs[i + 0]); in vortex_EqHw_SetLeftCoefs() [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-mx27/ |
H A D | imx-regs.h | 65 u32 cs0u; /* Chip Select 0 Upper Register */ 66 u32 cs0l; /* Chip Select 0 Lower Register */ 67 u32 cs0a; /* Chip Select 0 Addition Register */ 94 /* Enhanced SDRAM Control Register 0 */ 96 /* Enhanced SDRAM Configuration Register 0 */ 116 u32 mpctl0; /* MCU PLL Control Register 0 */ 118 u32 spctl0; /* System PLL Control Register 0 */ 121 u32 pcdr0; /* Peripheral Clock Divider Register 0 */ 123 u32 pccr0; /* Peripheral Clock Control Register 0 */ 157 u32 res[0x1f1]; [all …]
|
/openbmc/linux/arch/arm/boot/dts/broadcom/ |
H A D | bcm-nsp.dtsi | 54 #size-cells = <0>; 56 cpu0: cpu@0 { 60 reg = <0x0>; 68 secondary-boot-reg = <0xffff0fec>; 69 reg = <0x1>; 82 ranges = <0x00000000 0x19000000 0x00023000>; 86 a9pll: arm_clk@0 { 87 #clock-cells = <0>; 90 reg = <0x00000 0x1000>; 95 reg = <0x20200 0x100>; [all …]
|
/openbmc/linux/drivers/clk/qcom/ |
H A D | gcc-sdx55.c | 33 { 249600000, 2000000000, 0 }, 37 .offset = 0x0, 42 .enable_reg = 0x6d000, 43 .enable_mask = BIT(0), 56 { 0x0, 1 }, 57 { 0x1, 2 }, 58 { 0x3, 4 }, 59 { 0x7, 8 }, 64 .offset = 0x0, 81 .offset = 0x76000, [all …]
|
H A D | gcc-msm8916.c | 45 .l_reg = 0x21004, 46 .m_reg = 0x21008, 47 .n_reg = 0x2100c, 48 .config_reg = 0x21010, 49 .mode_reg = 0x21000, 50 .status_reg = 0x2101c, 63 .enable_reg = 0x45000, 64 .enable_mask = BIT(0), 76 .l_reg = 0x20004, 77 .m_reg = 0x20008, [all …]
|
H A D | gcc-msm8996.c | 49 .offset = 0x00000, 52 .enable_reg = 0x52000, 53 .enable_mask = BIT(0), 79 .offset = 0x00000, 94 .enable_reg = 0x5200c, 95 .enable_mask = BIT(0), 111 .enable_reg = 0x5200c, 126 .offset = 0x77000, 129 .enable_reg = 0x52000, 143 .offset = 0x77000, [all …]
|
H A D | gcc-msm8998.c | 27 #define GCC_MMSS_MISC 0x0902C 28 #define GCC_GPU_MISC 0x71028 31 { 250000000, 2000000000, 0 }, 36 .offset = 0x0, 41 .enable_reg = 0x52000, 42 .enable_mask = BIT(0), 55 .offset = 0x0, 68 .offset = 0x0, 81 .offset = 0x0, 94 .offset = 0x0, [all …]
|
H A D | gcc-msm8939.c | 53 .l_reg = 0x21004, 54 .m_reg = 0x21008, 55 .n_reg = 0x2100c, 56 .config_reg = 0x21010, 57 .mode_reg = 0x21000, 58 .status_reg = 0x2101c, 71 .enable_reg = 0x45000, 72 .enable_mask = BIT(0), 84 .l_reg = 0x20004, 85 .m_reg = 0x20008, [all …]
|
H A D | gcc-ipq9574.c | 55 { P_XO, 0 }, 67 .offset = 0x20000, 70 .enable_reg = 0x0b000, 71 .enable_mask = BIT(0), 95 .offset = 0x20000, 109 .offset = 0x22000, 112 .enable_reg = 0x0b000, 124 .offset = 0x22000, 138 .offset = 0x21000, 141 .enable_reg = 0x0b000, [all …]
|
H A D | gcc-ipq6018.c | 50 .offset = 0x21000, 53 .enable_reg = 0x0b000, 54 .enable_mask = BIT(0), 79 .offset = 0x21000, 98 { P_XO, 0 }, 104 .offset = 0x25000, 108 .enable_reg = 0x0b000, 122 .offset = 0x25000, 136 .offset = 0x37000, 139 .enable_reg = 0x0b000, [all …]
|
H A D | gcc-ipq8074.c | 52 .offset = 0x21000, 55 .enable_reg = 0x0b000, 56 .enable_mask = BIT(0), 82 .offset = 0x21000, 95 .offset = 0x4a000, 98 .enable_reg = 0x0b000, 114 .offset = 0x4a000, 127 .offset = 0x24000, 130 .enable_reg = 0x0b000, 146 .offset = 0x24000, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | ipq6018.dtsi | 22 #clock-cells = <0>; 28 #clock-cells = <0>; 34 #size-cells = <0>; 36 CPU0: cpu@0 { 39 reg = <0x0>; 52 reg = <0x1>; 64 reg = <0x2>; 76 reg = <0x3>; 94 qcom,dload-mode = <&tcsr 0x6100>; 156 mboxes = <&apcs_glb 0>; [all …]
|
H A D | ipq9574.dtsi | 23 #clock-cells = <0>; 28 #clock-cells = <0>; 34 #size-cells = <0>; 36 CPU0: cpu@0 { 39 reg = <0x0>; 52 reg = <0x1>; 65 reg = <0x2>; 78 reg = <0x3>; 98 qcom,dload-mode = <&tcsr 0x6100>; 105 reg = <0x0 0x40000000 0x0 0x0>; [all …]
|
H A D | ipq8074.dtsi | 21 #clock-cells = <0>; 27 #clock-cells = <0>; 33 #size-cells = <0>; 35 CPU0: cpu@0 { 38 reg = <0x0>; 47 reg = <0x1>; 55 reg = <0x2>; 63 reg = <0x3>; 90 reg = <0x0 0x4a600000 0x0 0x400000>; 95 reg = <0x0 0x4aa00000 0x0 0x100000>; [all …]
|
H A D | msm8996.dtsi | 28 #clock-cells = <0>; 35 #clock-cells = <0>; 43 #size-cells = <0>; 45 CPU0: cpu@0 { 48 reg = <0x0 0x0>; 52 clocks = <&kryocc 0>; 67 reg = <0x0 0x1>; 71 clocks = <&kryocc 0>; 81 reg = <0x0 0x100>; 100 reg = <0x0 0x101>; [all …]
|
/openbmc/linux/drivers/net/ethernet/marvell/octeontx2/af/ |
H A D | rvu_reg.h | 12 #define RVU_AF_MSIXTR_BASE (0x10) 13 #define RVU_AF_ECO (0x20) 14 #define RVU_AF_BLK_RST (0x30) 15 #define RVU_AF_PF_BAR4_ADDR (0x40) 16 #define RVU_AF_RAS (0x100) 17 #define RVU_AF_RAS_W1S (0x108) 18 #define RVU_AF_RAS_ENA_W1S (0x110) 19 #define RVU_AF_RAS_ENA_W1C (0x118) 20 #define RVU_AF_GEN_INT (0x120) 21 #define RVU_AF_GEN_INT_W1S (0x128) [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/omap/ |
H A D | omap4-l4.dtsi | 2 &l4_cfg { /* 0x4a000000 */ 5 clocks = <&l4_cfg_clkctrl OMAP4_L4_CFG_CLKCTRL 0>; 7 reg = <0x4a000000 0x800>, 8 <0x4a000800 0x800>, 9 <0x4a001000 0x1000>; 13 ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 14 <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 15 <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 16 <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 17 <0x00200000 0x4a200000 0x080000>, /* segment 4 */ [all …]
|
/openbmc/linux/drivers/net/ethernet/broadcom/bnx2x/ |
H A D | bnx2x_dump.h | 22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 45 #define BNX2X_DUMP_VERSION 0x61111111 65 static const u32 page_vals_e2[] = {0, 128}; 68 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 74 static const u32 page_vals_e3[] = {0, 128}; 77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 81 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|