/openbmc/linux/drivers/pmdomain/mediatek/ |
H A D | mt8186-pm-domains.h | 21 .ctl_offs = 0x308, 22 .pwr_sta_offs = 0x16C, 23 .pwr_sta2nd_offs = 0x170, 31 .ctl_offs = 0x30c, 32 .pwr_sta_offs = 0x16C, 33 .pwr_sta2nd_offs = 0x170, 59 .ctl_offs = 0x310, 60 .pwr_sta_offs = 0x16C, 61 .pwr_sta2nd_offs = 0x170, 69 .ctl_offs = 0x314, [all …]
|
H A D | mt8188-pm-domains.h | 21 .ctl_offs = 0x300, 22 .pwr_sta_offs = 0x174, 23 .pwr_sta2nd_offs = 0x178, 31 .ctl_offs = 0x304, 32 .pwr_sta_offs = 0x174, 33 .pwr_sta2nd_offs = 0x178, 67 .ctl_offs = 0x308, 68 .pwr_sta_offs = 0x174, 69 .pwr_sta2nd_offs = 0x178, 77 .ctl_offs = 0x30C, [all …]
|
H A D | mt8195-pm-domains.h | 21 .ctl_offs = 0x328, 22 .pwr_sta_offs = 0x174, 23 .pwr_sta2nd_offs = 0x178, 40 .ctl_offs = 0x32C, 41 .pwr_sta_offs = 0x174, 42 .pwr_sta2nd_offs = 0x178, 59 .ctl_offs = 0x330, 60 .pwr_sta_offs = 0x174, 61 .pwr_sta2nd_offs = 0x178, 67 .ctl_offs = 0x334, [all …]
|
/openbmc/linux/drivers/staging/rts5208/ |
H A D | ms.h | 19 #define MS_EXTRA_SIZE 0x9 21 #define WRT_PRTCT 0x01 24 #define MS_NO_ERROR 0x00 25 #define MS_CRC16_ERROR 0x80 26 #define MS_TO_ERROR 0x40 27 #define MS_NO_CARD 0x20 28 #define MS_NO_MEMORY 0x10 29 #define MS_CMD_NK 0x08 30 #define MS_FLASH_READ_ERROR 0x04 31 #define MS_FLASH_WRITE_ERROR 0x02 [all …]
|
/openbmc/linux/arch/mips/mm/ |
H A D | cex-sb1.S | 31 * the L1 and L2) since it is fetched as 0xa0000100. 35 * (0x170-0x17f) are used to preserve k0, k1, and ra. 48 sd k0,0x170($0) 49 sd k1,0x178($0) 69 mtc0 $0,C0_CERR_D 101 andi k0,0x1fe0 108 cache Index_Invalidate_I,(0<<13)(k0) 117 ld k0,0x170($0) 118 ld k1,0x178($0) 140 bnezl $0, 1f
|
/openbmc/linux/Documentation/fault-injection/ |
H A D | nvme-fault-injection.rst | 33 name fault_inject, interval 1, probability 100, space 0, times 1 34 CPU: 0 PID: 0 Comm: swapper/0 Not tainted 4.15.0-rc8+ #2 39 dump_stack+0x5c/0x7d 40 should_fail+0x148/0x170 41 nvme_should_fail+0x2f/0x50 [nvme_core] 42 nvme_process_cq+0xe7/0x1d0 [nvme] 43 nvme_irq+0x1e/0x40 [nvme] 44 __handle_irq_event_percpu+0x3a/0x190 45 handle_irq_event_percpu+0x30/0x70 46 handle_irq_event+0x36/0x60 [all …]
|
/openbmc/linux/arch/sparc/kernel/ |
H A D | kprobes.c | 31 * - Set regs->tpc to point to kprobe->ainsn.insn[0] 52 if ((unsigned long) p->addr & 0x3UL) in arch_prepare_kprobe() 55 p->ainsn.insn[0] = *p->addr; in arch_prepare_kprobe() 56 flushi(&p->ainsn.insn[0]); in arch_prepare_kprobe() 62 return 0; in arch_prepare_kprobe() 111 regs->tpc = (unsigned long) &p->ainsn.insn[0]; in prepare_singlestep() 120 int ret = 0; in kprobe_handler() 207 if (regs->tnpc == regs->tpc + 0x4UL) in relbranch_fixup() 208 return real_pc + 0x8UL; in relbranch_fixup() 213 if ((insn & 0xc0000000) == 0x40000000 || in relbranch_fixup() [all …]
|
/openbmc/linux/drivers/phy/qualcomm/ |
H A D | phy-qcom-qmp-pcs-v5_20.h | 9 #define QPHY_V5_20_PCS_G3S2_PRE_GAIN 0x170 10 #define QPHY_V5_20_PCS_RX_SIGDET_LVL 0x188 11 #define QPHY_V5_20_PCS_EQ_CONFIG2 0x1d8 12 #define QPHY_V5_20_PCS_EQ_CONFIG4 0x1e0 13 #define QPHY_V5_20_PCS_EQ_CONFIG5 0x1e4
|
H A D | phy-qcom-qmp-pcs-v5.h | 10 #define QPHY_V5_PCS_SW_RESET 0x000 11 #define QPHY_V5_PCS_PCS_STATUS1 0x014 12 #define QPHY_V5_PCS_POWER_DOWN_CONTROL 0x040 13 #define QPHY_V5_PCS_START_CONTROL 0x044 14 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG1 0x0c4 15 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG2 0x0c8 16 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG3 0x0cc 17 #define QPHY_V5_PCS_LOCK_DETECT_CONFIG6 0x0d8 18 #define QPHY_V5_PCS_REFGEN_REQ_CONFIG1 0x0dc 19 #define QPHY_V5_PCS_G3S2_PRE_GAIN 0x170 [all …]
|
H A D | phy-qcom-qmp-qserdes-pll.h | 10 #define QSERDES_PLL_BG_TIMER 0x00c 11 #define QSERDES_PLL_SSC_PER1 0x01c 12 #define QSERDES_PLL_SSC_PER2 0x020 13 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE0 0x024 14 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE0 0x028 15 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE1 0x02c 16 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE1 0x030 17 #define QSERDES_PLL_BIAS_EN_CLKBUFLR_EN 0x03c 18 #define QSERDES_PLL_CLK_ENABLE1 0x040 19 #define QSERDES_PLL_SYS_CLK_CTRL 0x044 [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v6.h | 9 #define QSERDES_V6_TX_CLKBUF_ENABLE 0x08 10 #define QSERDES_V6_TX_TX_EMP_POST1_LVL 0x0c 11 #define QSERDES_V6_TX_TX_DRV_LVL 0x14 12 #define QSERDES_V6_TX_RESET_TSYNC_EN 0x1c 13 #define QSERDES_V6_TX_PRE_STALL_LDO_BOOST_EN 0x20 14 #define QSERDES_V6_TX_TX_BAND 0x24 15 #define QSERDES_V6_TX_INTERFACE_SELECT 0x2c 16 #define QSERDES_V6_TX_RES_CODE_LANE_TX 0x34 17 #define QSERDES_V6_TX_RES_CODE_LANE_RX 0x38 18 #define QSERDES_V6_TX_RES_CODE_LANE_OFFSET_TX 0x3c [all …]
|
H A D | phy-qcom-qmp-qserdes-com-v6.h | 11 #define QSERDES_V6_COM_SSC_STEP_SIZE1_MODE1 0x00 12 #define QSERDES_V6_COM_SSC_STEP_SIZE2_MODE1 0x04 13 #define QSERDES_V6_COM_CP_CTRL_MODE1 0x10 14 #define QSERDES_V6_COM_PLL_RCTRL_MODE1 0x14 15 #define QSERDES_V6_COM_PLL_CCTRL_MODE1 0x18 16 #define QSERDES_V6_COM_CORECLK_DIV_MODE1 0x1c 17 #define QSERDES_V6_COM_LOCK_CMP1_MODE1 0x20 18 #define QSERDES_V6_COM_LOCK_CMP2_MODE1 0x24 19 #define QSERDES_V6_COM_DEC_START_MODE1 0x28 20 #define QSERDES_V6_COM_DEC_START_MSB_MODE1 0x2c [all …]
|
H A D | phy-qcom-qmp-qserdes-txrx-v5_20.h | 10 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 11 #define QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 12 #define QSERDES_V5_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V5_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V5_20_TX_LANE_MODE_3 0x80 15 #define QSERDES_V5_20_TX_RCV_DETECT_LVL_2 0x90 16 #define QSERDES_V5_20_TX_VMODE_CTRL1 0xb0 17 #define QSERDES_V5_20_TX_PI_QEC_CTRL 0xcc 20 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2 0x008 21 #define QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3 0x00c [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/sound/ |
H A D | sprd-mcdt.txt | 17 reg = <0 0x41490000 0 0x170>;
|
/openbmc/u-boot/Documentation/devicetree/bindings/axi/ |
H A D | gdsys,ihs_axi.txt | 17 reg = <0x170 0x10>;
|
/openbmc/u-boot/include/configs/ |
H A D | efi-x86_payload.h | 17 #define CONFIG_STD_DEVICES_SETTINGS "stdin=serial,i8042-kbd,usbkbd\0" \ 18 "stdout=serial,vidconsole\0" \ 19 "stderr=serial,vidconsole\0" 24 #define CONFIG_SYS_ATA_BASE_ADDR 0 25 #define CONFIG_SYS_ATA_DATA_OFFSET 0 26 #define CONFIG_SYS_ATA_REG_OFFSET 0 27 #define CONFIG_SYS_ATA_ALT_OFFSET 0 28 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x1f0 29 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x170
|
H A D | coreboot.h | 17 #define CONFIG_STD_DEVICES_SETTINGS "stdin=serial,i8042-kbd,usbkbd\0" \ 18 "stdout=serial,vidconsole\0" \ 19 "stderr=serial,vidconsole\0" 24 #define CONFIG_SYS_ATA_BASE_ADDR 0 25 #define CONFIG_SYS_ATA_DATA_OFFSET 0 26 #define CONFIG_SYS_ATA_REG_OFFSET 0 27 #define CONFIG_SYS_ATA_ALT_OFFSET 0 28 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x1f0 29 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x170
|
H A D | qemu-x86.h | 17 #define CONFIG_STD_DEVICES_SETTINGS "stdin=serial,i8042-kbd\0" \ 18 "stdout=serial,vidconsole\0" \ 19 "stderr=serial,vidconsole\0" 28 #define CONFIG_SYS_ATA_BASE_ADDR 0 29 #define CONFIG_SYS_ATA_DATA_OFFSET 0 30 #define CONFIG_SYS_ATA_REG_OFFSET 0 31 #define CONFIG_SYS_ATA_ALT_OFFSET 0 32 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x1f0 33 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x170 38 #define CONFIG_SPL_TEXT_BASE 0xfffd0000
|
/openbmc/linux/tools/testing/selftests/kvm/lib/x86_64/ |
H A D | svm.c | 48 memset(svm->msr_hva, 0, getpagesize()); in vcpu_alloc_svm() 79 memset(vmcb, 0, sizeof(*vmcb)); in generic_svm_setup() 80 asm volatile ("vmsave %0\n\t" : : "a" (vmcb_gpa) : "memory"); in generic_svm_setup() 81 vmcb_set_seg(&save->es, get_es(), 0, -1U, data_seg_attr); in generic_svm_setup() 82 vmcb_set_seg(&save->cs, get_cs(), 0, -1U, code_seg_attr); in generic_svm_setup() 83 vmcb_set_seg(&save->ss, get_ss(), 0, -1U, data_seg_attr); in generic_svm_setup() 84 vmcb_set_seg(&save->ds, get_ds(), 0, -1U, data_seg_attr); in generic_svm_setup() 85 vmcb_set_seg(&save->gdtr, 0, get_gdt().address, get_gdt().size, 0); in generic_svm_setup() 86 vmcb_set_seg(&save->idtr, 0, get_idt().address, get_idt().size, 0); in generic_svm_setup() 89 save->cpl = 0; in generic_svm_setup() [all …]
|
/openbmc/linux/drivers/ata/ |
H A D | pata_legacy.c | 70 module_param(probe_all, int, 0); 74 static int probe_mask = ~0; 75 module_param(probe_mask, int, 0); 79 module_param(autospeed, int, 0); 83 module_param(pio_mask, int, 0); 86 static int iordy_mask = 0xFFFFFFFF; 87 module_param(iordy_mask, int, 0); 91 module_param(ht6560a, int, 0); 95 module_param(ht6560b, int, 0); 99 module_param(opti82c611a, int, 0); [all …]
|
/openbmc/linux/include/dt-bindings/clock/ |
H A D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
/openbmc/linux/drivers/tty/serial/8250/ |
H A D | 8250_boca.c | 13 SERIAL8250_PORT(0x100, 12), 14 SERIAL8250_PORT(0x108, 12), 15 SERIAL8250_PORT(0x110, 12), 16 SERIAL8250_PORT(0x118, 12), 17 SERIAL8250_PORT(0x120, 12), 18 SERIAL8250_PORT(0x128, 12), 19 SERIAL8250_PORT(0x130, 12), 20 SERIAL8250_PORT(0x138, 12), 21 SERIAL8250_PORT(0x140, 12), 22 SERIAL8250_PORT(0x148, 12), [all …]
|
/openbmc/linux/arch/arm/mach-davinci/ |
H A D | clock.h | 13 #define PLLCTL 0x100 14 #define PLLCTL_PLLEN BIT(0) 21 #define PLLM 0x110 22 #define PLLM_PLLM_MASK 0xff 24 #define PREDIV 0x114 25 #define PLLDIV1 0x118 26 #define PLLDIV2 0x11c 27 #define PLLDIV3 0x120 28 #define POSTDIV 0x128 29 #define BPDIV 0x12c [all …]
|
/openbmc/u-boot/arch/arm/include/asm/arch-tegra/ |
H A D | usb.h | 12 /* 0x000 */ 18 /* 0x010 */ 23 /* 0x020 */ 26 /* 0x100 */ 33 /* 0x120 */ 39 /* 0x130 */ 42 /* 0x140 */ 48 /* 0x150 */ 54 /* 0x160 */ 60 /* 0x170 */ [all …]
|
/openbmc/linux/drivers/input/serio/ |
H A D | i8042-io.h | 20 # define I8042_AUX_IRQ (RTC_PORT(0) == 0x170 ? 9 : 12) /* Jensen is special */ 39 #define I8042_COMMAND_REG 0x64 40 #define I8042_STATUS_REG 0x64 41 #define I8042_DATA_REG 0x60 79 return 0; in i8042_platform_init()
|