Searched +full:0 +full:x12c00000 (Results 1 – 12 of 12) sorted by relevance
/openbmc/linux/arch/arm/include/debug/ |
H A D | exynos.S | 9 #define S3C_ADDR_BASE 0xF6000000 10 #define S3C_VA_UART S3C_ADDR_BASE + 0x01000000 11 #define EXYNOS4_PA_UART 0x13800000 12 #define EXYNOS5_PA_UART 0x12C00000 21 mrc p15, 0, \tmp, c0, c0, 0 22 and \tmp, \tmp, #0xf0 23 teq \tmp, #0xf0 @@ A15 25 mrc p15, 0, \tmp, c0, c0, 5 26 and \tmp, \tmp, #0xf00 27 teq \tmp, #0x100 @@ A15 + A7 but boot to A7 [all …]
|
/openbmc/u-boot/arch/arm/mach-exynos/include/mach/ |
H A D | cpu.h | 10 #define DEVICE_NOT_AVAILABLE 0 13 #define EXYNOS4_ADDR_BASE 0x10000000 16 #define EXYNOS4_I2C_SPACING 0x10000 18 #define EXYNOS4_GPIO_PART3_BASE 0x03860000 19 #define EXYNOS4_PRO_ID 0x10000000 20 #define EXYNOS4_SYSREG_BASE 0x10010000 21 #define EXYNOS4_POWER_BASE 0x10020000 22 #define EXYNOS4_SWRESET 0x10020400 23 #define EXYNOS4_CLOCK_BASE 0x10030000 24 #define EXYNOS4_SYSTIMER_BASE 0x10050000 [all …]
|
/openbmc/linux/arch/riscv/boot/dts/renesas/ |
H A D | r9a07g043f.dtsi | 17 #size-cells = <0>; 20 cpu0: cpu@0 { 24 reg = <0x0>; 28 i-cache-size = <0x8000>; 29 i-cache-line-size = <0x40>; 30 d-cache-size = <0x8000>; 31 d-cache-line-size = <0x40>; 50 #address-cells = <0>; 53 reg = <0x0 0x12c00000 0 0x400000>;
|
/openbmc/linux/Documentation/devicetree/bindings/mtd/ |
H A D | mediatek,mtk-nfc.yaml | 120 reg = <0 0x1100d000 0 0x1000>; 127 #size-cells = <0>; 129 nand@0 { 130 reg = <0>; 142 preloader@0 { 145 reg = <0x0 0x400000>; 149 reg = <0x400000 0x12c00000>;
|
/openbmc/linux/arch/arm/boot/dts/samsung/ |
H A D | exynos5.dtsi | 40 reg = <0x10000000 0x100>; 45 reg = <0x12250000 0x14>; 53 reg = <0x10440000 0x1000>; 54 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 92 reg = <0x10481000 0x1000>, 93 <0x10482000 0x2000>, 94 <0x10484000 0x2000>, 95 <0x10486000 0x2000>; 102 reg = <0x10050000 0x5000>; 107 reg = <0x12c00000 0x100>; [all …]
|
H A D | exynos5260.dtsi | 35 #size-cells = <0>; 63 cpu0: cpu@0 { 66 reg = <0x0>; 73 reg = <0x1>; 80 reg = <0x100>; 87 reg = <0x101>; 94 reg = <0x102>; 101 reg = <0x103>; 114 reg = <0x10010000 0x10000>; 128 reg = <0x10200000 0x10000>; [all …]
|
H A D | exynos4.dtsi | 68 reg = <0x03810000 0x0c>; 79 reg = <0x03830000 0x100>; 88 samsung,idma-addr = <0x03000000>; 95 reg = <0x10000000 0x100>; 100 reg = <0x10500000 0x2000>; 105 reg = <0x12570000 0x14>; 110 reg = <0x10023c40 0x20>; 111 #power-domain-cells = <0>; 117 reg = <0x10023c60 0x20>; 118 #power-domain-cells = <0>; [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | exynos5.dtsi | 20 reg = <0x10440000 0x1000>; 21 interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>, 22 <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>, 23 <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>, 24 <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>, 25 <0 16 0>, <0 17 0>, <0 18 0>, <0 19 0>, 26 <0 20 0>, <0 21 0>, <0 22 0>, <0 23 0>, 27 <0 24 0>, <0 25 0>, <0 26 0>, <0 27 0>, 28 <0 28 0>, <0 29 0>, <0 30 0>, <0 31 0>; 35 reg = <0x10481000 0x1000>, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | qdu1000.dtsi | 24 #size-cells = <0>; 26 CPU0: cpu@0 { 29 reg = <0x0 0x0>; 30 clocks = <&cpufreq_hw 0>; 34 qcom,freq-domains = <&cpufreq_hw 0>; 52 reg = <0x0 0x100>; 53 clocks = <&cpufreq_hw 0>; 57 qcom,freq-domains = <&cpufreq_hw 0>; 70 reg = <0x0 0x200>; 71 clocks = <&cpufreq_hw 0>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/exynos/ |
H A D | exynos850.dtsi | 52 #clock-cells = <0>; 57 #size-cells = <0>; 91 cpu0: cpu@0 { 94 reg = <0x0>; 100 reg = <0x1>; 106 reg = <0x2>; 112 reg = <0x3>; 118 reg = <0x100>; 124 reg = <0x101>; 130 reg = <0x102>; [all …]
|
/openbmc/linux/arch/hexagon/kernel/ |
H A D | vm_init_segtable.S | 16 * Start with mapping PA=0 to both VA=0x0 and VA=0xc000000 as 16MB large pages. 46 /* VA 0x00000000 */ 59 /* VA 0x40000000 */ 68 /* VA 0x80000000 */ 74 /*0xa8*/.word X,X,X,X 77 /*0xa9*/.word BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000) 79 /*0xa9*/.word X,X,X,X 81 /*0xaa*/.word X,X,X,X 82 /*0xab*/.word X,X,X,X 83 /*0xac*/.word X,X,X,X [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | aspeed_ast27x0.c | 27 [ASPEED_DEV_SPI_BOOT] = 0x400000000, 28 [ASPEED_DEV_SRAM] = 0x10000000, 29 [ASPEED_DEV_SDMC] = 0x12C00000, 30 [ASPEED_DEV_SCU] = 0x12C02000, 31 [ASPEED_DEV_SCUIO] = 0x14C02000, 32 [ASPEED_DEV_UART0] = 0X14C33000, 33 [ASPEED_DEV_UART1] = 0X14C33100, 34 [ASPEED_DEV_UART2] = 0X14C33200, 35 [ASPEED_DEV_UART3] = 0X14C33300, 36 [ASPEED_DEV_UART4] = 0X12C1A000, [all …]
|