/openbmc/qemu/target/xtensa/core-dc233c/ |
H A D | gdb-config.c.inc | 25 XTREG(0, 0, 32, 4, 4, 0x0020, 0x0006, -2, 9, 0x0100, pc, 0, 0, 0, 0, 0, 0) 26 XTREG(1, 4, 32, 4, 4, 0x0100, 0x0006, -2, 1, 0x0002, ar0, 0, 0, 0, 0, 0, 0) 27 XTREG(2, 8, 32, 4, 4, 0x0101, 0x0006, -2, 1, 0x0002, ar1, 0, 0, 0, 0, 0, 0) 28 XTREG(3, 12, 32, 4, 4, 0x0102, 0x0006, -2, 1, 0x0002, ar2, 0, 0, 0, 0, 0, 0) 29 XTREG(4, 16, 32, 4, 4, 0x0103, 0x0006, -2, 1, 0x0002, ar3, 0, 0, 0, 0, 0, 0) 30 XTREG(5, 20, 32, 4, 4, 0x0104, 0x0006, -2, 1, 0x0002, ar4, 0, 0, 0, 0, 0, 0) 31 XTREG(6, 24, 32, 4, 4, 0x0105, 0x0006, -2, 1, 0x0002, ar5, 0, 0, 0, 0, 0, 0) 32 XTREG(7, 28, 32, 4, 4, 0x0106, 0x0006, -2, 1, 0x0002, ar6, 0, 0, 0, 0, 0, 0) 33 XTREG(8, 32, 32, 4, 4, 0x0107, 0x0006, -2, 1, 0x0002, ar7, 0, 0, 0, 0, 0, 0) 34 XTREG(9, 36, 32, 4, 4, 0x0108, 0x0006, -2, 1, 0x0002, ar8, 0, 0, 0, 0, 0, 0) [all …]
|
/openbmc/qemu/target/xtensa/core-dc232b/ |
H A D | gdb-config.c.inc | 22 XTREG(0, 0, 32, 4, 4, 0x0020, 0x0006, -2, 9, 0x0100, pc, 23 0, 0, 0, 0, 0, 0) 24 XTREG(1, 4, 32, 4, 4, 0x0100, 0x0006, -2, 1, 0x0002, ar0, 25 0, 0, 0, 0, 0, 0) 26 XTREG(2, 8, 32, 4, 4, 0x0101, 0x0006, -2, 1, 0x0002, ar1, 27 0, 0, 0, 0, 0, 0) 28 XTREG(3, 12, 32, 4, 4, 0x0102, 0x0006, -2, 1, 0x0002, ar2, 29 0, 0, 0, 0, 0, 0) 30 XTREG(4, 16, 32, 4, 4, 0x0103, 0x0006, -2, 1, 0x0002, ar3, 31 0, 0, 0, 0, 0, 0) [all …]
|
/openbmc/qemu/target/xtensa/core-test_kc705_be/ |
H A D | gdb-config.c.inc | 23 XTREG( 0, 0,32, 4, 4,0x0020,0x0006,-2, 9,0x0100,pc, 0,0,0,0,0,0) 24 XTREG( 1, 4,32, 4, 4,0x0100,0x0006,-2, 1,0x0002,ar0, 0,0,0,0,0,0) 25 XTREG( 2, 8,32, 4, 4,0x0101,0x0006,-2, 1,0x0002,ar1, 0,0,0,0,0,0) 26 XTREG( 3, 12,32, 4, 4,0x0102,0x0006,-2, 1,0x0002,ar2, 0,0,0,0,0,0) 27 XTREG( 4, 16,32, 4, 4,0x0103,0x0006,-2, 1,0x0002,ar3, 0,0,0,0,0,0) 28 XTREG( 5, 20,32, 4, 4,0x0104,0x0006,-2, 1,0x0002,ar4, 0,0,0,0,0,0) 29 XTREG( 6, 24,32, 4, 4,0x0105,0x0006,-2, 1,0x0002,ar5, 0,0,0,0,0,0) 30 XTREG( 7, 28,32, 4, 4,0x0106,0x0006,-2, 1,0x0002,ar6, 0,0,0,0,0,0) 31 XTREG( 8, 32,32, 4, 4,0x0107,0x0006,-2, 1,0x0002,ar7, 0,0,0,0,0,0) 32 XTREG( 9, 36,32, 4, 4,0x0108,0x0006,-2, 1,0x0002,ar8, 0,0,0,0,0,0) [all …]
|
/openbmc/qemu/target/xtensa/core-de233_fpu/ |
H A D | gdb-config.c.inc | 23 XTREG( 0, 0,32, 4, 4,0x0020,0x0006,-2, 9,0x2100,pc, 0,0,0,0,0,0) 24 XTREG( 1, 4,32, 4, 4,0x0100,0x0006,-2, 1,0x0002,ar0, 0,0,0,0,0,0) 25 XTREG( 2, 8,32, 4, 4,0x0101,0x0006,-2, 1,0x0002,ar1, 0,0,0,0,0,0) 26 XTREG( 3, 12,32, 4, 4,0x0102,0x0006,-2, 1,0x0002,ar2, 0,0,0,0,0,0) 27 XTREG( 4, 16,32, 4, 4,0x0103,0x0006,-2, 1,0x0002,ar3, 0,0,0,0,0,0) 28 XTREG( 5, 20,32, 4, 4,0x0104,0x0006,-2, 1,0x0002,ar4, 0,0,0,0,0,0) 29 XTREG( 6, 24,32, 4, 4,0x0105,0x0006,-2, 1,0x0002,ar5, 0,0,0,0,0,0) 30 XTREG( 7, 28,32, 4, 4,0x0106,0x0006,-2, 1,0x0002,ar6, 0,0,0,0,0,0) 31 XTREG( 8, 32,32, 4, 4,0x0107,0x0006,-2, 1,0x0002,ar7, 0,0,0,0,0,0) 32 XTREG( 9, 36,32, 4, 4,0x0108,0x0006,-2, 1,0x0002,ar8, 0,0,0,0,0,0) [all …]
|
/openbmc/linux/Documentation/admin-guide/media/ |
H A D | rkisp1.rst | 77 YUV4:2:2 -> YUV4:2:0). They also have cropping capability on the sink pad. 86 This is the isp entity. It is connected to the sensor on sink pad 0 and 88 the CSI-2 protocol. It has a cropping capability on sink pad 0 that is 90 Cropping on sink pad 0 defines the image region from the sensor. 126 In the following example, the sensor connected to pad 0 of 'rkisp1_isp' is 137 "media-ctl" "-d" "platform:rkisp1" "-l" "'imx219 4-0010':0 -> 'rkisp1_isp':0 [1]" 138 "media-ctl" "-d" "platform:rkisp1" "-l" "'rkisp1_isp':2 -> 'rkisp1_resizer_selfpath':0 [1]" 139 "media-ctl" "-d" "platform:rkisp1" "-l" "'rkisp1_isp':2 -> 'rkisp1_resizer_mainpath':0 [0]" 141 # set format for imx219 4-0010:0 142 "media-ctl" "-d" "platform:rkisp1" "--set-v4l2" '"imx219 4-0010":0 [fmt:SRGGB10_1X10/1640x1232]' [all …]
|
/openbmc/linux/arch/arm64/boot/dts/amd/ |
H A D | amd-seattle-soc.dtsi | 20 reg = <0x0 0xe1110000 0 0x1000>, 21 <0x0 0xe112f000 0 0x2000>, 22 <0x0 0xe1140000 0 0x2000>, 23 <0x0 0xe1160000 0 0x2000>; 24 interrupts = <1 9 0xf04>; 25 ranges = <0 0 0 0xe1100000 0 0x100000>; 29 reg = <0x0 0x00080000 0 0x1000>; 35 interrupts = <1 13 0xff04>, 36 <1 14 0xff04>, 37 <1 11 0xff04>, [all …]
|
/openbmc/qemu/tests/unit/ |
H A D | test-logging.c | 38 qemu_set_dfilter_ranges("0x1000+0x100", &error_abort); in test_parse_range() 40 g_assert_false(qemu_log_in_addr_range(0xfff)); in test_parse_range() 41 g_assert(qemu_log_in_addr_range(0x1000)); in test_parse_range() 42 g_assert(qemu_log_in_addr_range(0x1001)); in test_parse_range() 43 g_assert(qemu_log_in_addr_range(0x10ff)); in test_parse_range() 44 g_assert_false(qemu_log_in_addr_range(0x1100)); in test_parse_range() 46 qemu_set_dfilter_ranges("0x1000-0x100", &error_abort); in test_parse_range() 48 g_assert_false(qemu_log_in_addr_range(0x1001)); in test_parse_range() 49 g_assert(qemu_log_in_addr_range(0x1000)); in test_parse_range() 50 g_assert(qemu_log_in_addr_range(0x0f01)); in test_parse_range() [all …]
|
/openbmc/qemu/target/xtensa/core-de212/ |
H A D | gdb-config.c.inc | 24 XTREG( 0, 0,32, 4, 4,0x0020,0x0006,-2, 9,0x0100,pc, 0,0,0,0,0,0) 25 XTREG( 1, 4,32, 4, 4,0x0100,0x0006,-2, 1,0x0002,ar0, 0,0,0,0,0,0) 26 XTREG( 2, 8,32, 4, 4,0x0101,0x0006,-2, 1,0x0002,ar1, 0,0,0,0,0,0) 27 XTREG( 3, 12,32, 4, 4,0x0102,0x0006,-2, 1,0x0002,ar2, 0,0,0,0,0,0) 28 XTREG( 4, 16,32, 4, 4,0x0103,0x0006,-2, 1,0x0002,ar3, 0,0,0,0,0,0) 29 XTREG( 5, 20,32, 4, 4,0x0104,0x0006,-2, 1,0x0002,ar4, 0,0,0,0,0,0) 30 XTREG( 6, 24,32, 4, 4,0x0105,0x0006,-2, 1,0x0002,ar5, 0,0,0,0,0,0) 31 XTREG( 7, 28,32, 4, 4,0x0106,0x0006,-2, 1,0x0002,ar6, 0,0,0,0,0,0) 32 XTREG( 8, 32,32, 4, 4,0x0107,0x0006,-2, 1,0x0002,ar7, 0,0,0,0,0,0) 33 XTREG( 9, 36,32, 4, 4,0x0108,0x0006,-2, 1,0x0002,ar8, 0,0,0,0,0,0) [all …]
|
/openbmc/qemu/target/xtensa/core-test_mmuhifi_c3/ |
H A D | gdb-config.c.inc | 23 XTREG( 0, 0,32, 4, 4,0x0020,0x0006,-2, 9,0x0100,pc, 0,0,0,0,0,0) 24 XTREG( 1, 4,32, 4, 4,0x0100,0x0006,-2, 1,0x0002,ar0, 0,0,0,0,0,0) 25 XTREG( 2, 8,32, 4, 4,0x0101,0x0006,-2, 1,0x0002,ar1, 0,0,0,0,0,0) 26 XTREG( 3, 12,32, 4, 4,0x0102,0x0006,-2, 1,0x0002,ar2, 0,0,0,0,0,0) 27 XTREG( 4, 16,32, 4, 4,0x0103,0x0006,-2, 1,0x0002,ar3, 0,0,0,0,0,0) 28 XTREG( 5, 20,32, 4, 4,0x0104,0x0006,-2, 1,0x0002,ar4, 0,0,0,0,0,0) 29 XTREG( 6, 24,32, 4, 4,0x0105,0x0006,-2, 1,0x0002,ar5, 0,0,0,0,0,0) 30 XTREG( 7, 28,32, 4, 4,0x0106,0x0006,-2, 1,0x0002,ar6, 0,0,0,0,0,0) 31 XTREG( 8, 32,32, 4, 4,0x0107,0x0006,-2, 1,0x0002,ar7, 0,0,0,0,0,0) 32 XTREG( 9, 36,32, 4, 4,0x0108,0x0006,-2, 1,0x0002,ar8, 0,0,0,0,0,0) [all …]
|
/openbmc/linux/arch/m68k/mac/ |
H A D | psc.c | 45 for (i = 0x30 ; i < 0x70 ; i += 0x10) { in psc_debug_dump() 46 printk(KERN_DEBUG "PSC #%d: IFR = 0x%02X IER = 0x%02X\n", in psc_debug_dump() 63 for (i = 0 ; i < 9 ; i++) { in psc_dma_die_die_die() 64 psc_write_word(PSC_CTL_BASE + (i << 4), 0x8800); in psc_dma_die_die_die() 65 psc_write_word(PSC_CTL_BASE + (i << 4), 0x1000); in psc_dma_die_die_die() 66 psc_write_word(PSC_CMD_BASE + (i << 5), 0x1100); in psc_dma_die_die_die() 67 psc_write_word(PSC_CMD_BASE + (i << 5) + 0x10, 0x1100); in psc_dma_die_die_die() 105 for (i = 0x30 ; i < 0x70 ; i += 0x10) { in psc_init() 106 psc_write_byte(pIERbase + i, 0x0F); in psc_init() 107 psc_write_byte(pIFRbase + i, 0x0F); in psc_init() [all …]
|
/openbmc/linux/drivers/net/ethernet/apple/ |
H A D | macmace.c | 39 #define N_TX_BUFF_ORDER 0 46 #define MACE_BUFF_SIZE 0x800 49 #define BROKEN_ADDRCHG_REV 0x0941 53 #define MACE_BASE (void *)(0x50F1C000) 54 #define MACE_PROM (void *)(0x50F08001) 105 psc_write_word(PSC_ENETRD_CMD + set, 0x0100); in mace_load_rxdma_base() 108 psc_write_word(PSC_ENETRD_CMD + set, 0x9800); in mace_load_rxdma_base() 109 mp->rx_tail = 0; in mace_load_rxdma_base() 124 psc_write_word(PSC_ENETRD_CTL, 0x8800); in mace_rxdma_reset() 125 mace_load_rxdma_base(dev, 0x00); in mace_rxdma_reset() [all …]
|
/openbmc/qemu/target/xtensa/core-lx106/ |
H A D | gdb-config.c.inc | 23 XTREG( 0, 0,32, 4, 4,0x0000,0x0006,-2, 8,0x0100,a0, 0,0,0,0,0,0) 24 XTREG( 1, 4,32, 4, 4,0x0001,0x0006,-2, 8,0x0100,a1, 0,0,0,0,0,0) 25 XTREG( 2, 8,32, 4, 4,0x0002,0x0006,-2, 8,0x0100,a2, 0,0,0,0,0,0) 26 XTREG( 3, 12,32, 4, 4,0x0003,0x0006,-2, 8,0x0100,a3, 0,0,0,0,0,0) 27 XTREG( 4, 16,32, 4, 4,0x0004,0x0006,-2, 8,0x0100,a4, 0,0,0,0,0,0) 28 XTREG( 5, 20,32, 4, 4,0x0005,0x0006,-2, 8,0x0100,a5, 0,0,0,0,0,0) 29 XTREG( 6, 24,32, 4, 4,0x0006,0x0006,-2, 8,0x0100,a6, 0,0,0,0,0,0) 30 XTREG( 7, 28,32, 4, 4,0x0007,0x0006,-2, 8,0x0100,a7, 0,0,0,0,0,0) 31 XTREG( 8, 32,32, 4, 4,0x0008,0x0006,-2, 8,0x0100,a8, 0,0,0,0,0,0) 32 XTREG( 9, 36,32, 4, 4,0x0009,0x0006,-2, 8,0x0100,a9, 0,0,0,0,0,0) [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/phy/ |
H A D | cdns,dphy-rx.yaml | 21 const: 0 39 reg = <0x4580000 0x1100>; 40 #phy-cells = <0>;
|
H A D | mediatek,tphy.yaml | 15 controllers on MediaTek SoCs, includes USB2.0, USB3.0, PCIe and SATA. 22 shared 0x0000 SPLLC 23 0x0100 FMREG 24 u2 port0 0x0800 U2PHY_COM 25 u3 port0 0x0900 U3PHYD 26 0x0a00 U3PHYD_BANK2 27 0x0b00 U3PHYA 28 0x0c00 U3PHYA_DA 29 u2 port1 0x1000 U2PHY_COM 30 u3 port1 0x1100 U3PHYD [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/subdev/therm/ |
H A D | nv40.c | 27 enum nv40_sensor_style { INVALID_STYLE = -1, OLD_STYLE = 0, NEW_STYLE = 1 }; 33 case 0x43: in nv40_sensor_style() 34 case 0x44: in nv40_sensor_style() 35 case 0x4a: in nv40_sensor_style() 36 case 0x47: in nv40_sensor_style() 38 case 0x46: in nv40_sensor_style() 39 case 0x49: in nv40_sensor_style() 40 case 0x4b: in nv40_sensor_style() 41 case 0x4e: in nv40_sensor_style() 42 case 0x4c: in nv40_sensor_style() [all …]
|
H A D | g84.c | 34 if (nvkm_fuse_read(device->fuse, 0x1a8) == 1) in g84_temp_get() 35 return nvkm_rd32(device, 0x20400); in g84_temp_get() 46 if (nvkm_fuse_read(device->fuse, 0x1a8) == 1) { in g84_sensor_setup() 47 nvkm_mask(device, 0x20008, 0x80008000, 0x80000000); in g84_sensor_setup() 48 nvkm_mask(device, 0x2000c, 0x80000003, 0x00000000); in g84_sensor_setup() 63 /* enable RISING and FALLING IRQs for shutdown, THRS 0, 1, 2 and 4 */ in g84_therm_program_alarms() 64 nvkm_wr32(device, 0x20000, 0x000003ff); in g84_therm_program_alarms() 67 nvkm_wr32(device, 0x20484, sensor->thrs_shutdown.hysteresis); in g84_therm_program_alarms() 68 nvkm_wr32(device, 0x20480, sensor->thrs_shutdown.temp); in g84_therm_program_alarms() 71 nvkm_wr32(device, 0x204c4, sensor->thrs_fan_boost.temp); in g84_therm_program_alarms() [all …]
|
/openbmc/linux/arch/arm64/boot/dts/sprd/ |
H A D | sharkl3.dtsi | 22 reg = <0 0x20e00000 0 0x4000>; 25 ranges = <0 0 0x20e00000 0x4000>; 29 reg = <0x0 0x1020>; 37 reg = <0 0x402b0000 0 0x4000>; 40 ranges = <0 0 0x402b0000 0x4000>; 44 reg = <0 0x1200>; 54 reg = <0 0x402e0000 0 0x4000>; 57 ranges = <0 0 0x402e0000 0x4000>; 61 reg = <0 0x1100>; 69 reg = <0 0x40353000 0 0x3000>; [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/regulator/ |
H A D | qcom,usb-vbus-regulator.yaml | 41 #size-cells = <0>; 44 reg = <0x1100>;
|
/openbmc/linux/arch/arm/mach-omap2/ |
H A D | cm2_7xx.h | 23 #define DRA7XX_CM_CORE_BASE 0x4a008000 29 #define DRA7XX_CM_CORE_OCP_SOCKET_INST 0x0000 30 #define DRA7XX_CM_CORE_CKGEN_INST 0x0104 31 #define DRA7XX_CM_CORE_COREAON_INST 0x0600 32 #define DRA7XX_CM_CORE_CORE_INST 0x0700 33 #define DRA7XX_CM_CORE_IVA_INST 0x0f00 34 #define DRA7XX_CM_CORE_CAM_INST 0x1000 35 #define DRA7XX_CM_CORE_DSS_INST 0x1100 36 #define DRA7XX_CM_CORE_GPU_INST 0x1200 37 #define DRA7XX_CM_CORE_L3INIT_INST 0x1300 [all …]
|
H A D | cm2_44xx.h | 26 #define OMAP4430_CM2_BASE 0x4a008000 32 #define OMAP4430_CM2_OCP_SOCKET_INST 0x0000 33 #define OMAP4430_CM2_CKGEN_INST 0x0100 34 #define OMAP4430_CM2_ALWAYS_ON_INST 0x0600 35 #define OMAP4430_CM2_CORE_INST 0x0700 36 #define OMAP4430_CM2_IVAHD_INST 0x0f00 37 #define OMAP4430_CM2_CAM_INST 0x1000 38 #define OMAP4430_CM2_DSS_INST 0x1100 39 #define OMAP4430_CM2_GFX_INST 0x1200 40 #define OMAP4430_CM2_L3INIT_INST 0x1300 [all …]
|
H A D | prm7xx.h | 26 #define DRA7XX_PRM_BASE 0x4ae06000 33 #define DRA7XX_PRM_OCP_SOCKET_INST 0x0000 34 #define DRA7XX_PRM_CKGEN_INST 0x0100 35 #define DRA7XX_PRM_MPU_INST 0x0300 36 #define DRA7XX_PRM_DSP1_INST 0x0400 37 #define DRA7XX_PRM_IPU_INST 0x0500 38 #define DRA7XX_PRM_COREAON_INST 0x0628 39 #define DRA7XX_PRM_CORE_INST 0x0700 40 #define DRA7XX_PRM_IVA_INST 0x0f00 41 #define DRA7XX_PRM_CAM_INST 0x1000 [all …]
|
H A D | prm33xx.h | 14 #define AM33XX_PRM_BASE 0x44E00000 21 #define AM33XX_PRM_OCP_SOCKET_MOD 0x0B00 22 #define AM33XX_PRM_PER_MOD 0x0C00 23 #define AM33XX_PRM_WKUP_MOD 0x0D00 24 #define AM33XX_PRM_MPU_MOD 0x0E00 25 #define AM33XX_PRM_DEVICE_MOD 0x0F00 26 #define AM33XX_PRM_RTC_MOD 0x1000 27 #define AM33XX_PRM_GFX_MOD 0x1100 28 #define AM33XX_PRM_CEFUSE_MOD 0x1200 31 #define AM33XX_PM_PER_PWRSTST_OFFSET 0x0008 [all …]
|
/openbmc/linux/arch/sparc/include/asm/ |
H A D | contregs.h | 12 #define AC_M_PCR 0x0000 /* shv Processor Control Reg */ 13 #define AC_M_CTPR 0x0100 /* shv Context Table Pointer Reg */ 14 #define AC_M_CXR 0x0200 /* shv Context Register */ 15 #define AC_M_SFSR 0x0300 /* shv Synchronous Fault Status Reg */ 16 #define AC_M_SFAR 0x0400 /* shv Synchronous Fault Address Reg */ 17 #define AC_M_AFSR 0x0500 /* hv Asynchronous Fault Status Reg */ 18 #define AC_M_AFAR 0x0600 /* hv Asynchronous Fault Address Reg */ 19 #define AC_M_RESET 0x0700 /* hv Reset Reg */ 20 #define AC_M_RPR 0x1000 /* hv Root Pointer Reg */ 21 #define AC_M_TSUTRCR 0x1000 /* s TLB Replacement Ctrl Reg */ [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/gpio/ |
H A D | gpio-mpc8xxx.txt | 12 0 = active high 24 reg = <0x1100 0x080>; 25 interrupts = <78 0x8>; 32 reg = <0x0 0x2300000 0x0 0x10000>; 33 interrupts = <0 36 0x4>; /* Level high type */ 46 reg = <0x0 0x2300000 0x0 0x10000>;
|
/openbmc/linux/arch/s390/include/asm/fpu/ |
H A D | internal.h | 19 " la 1,%0\n" in save_vx_regs() 20 " .word 0xe70f,0x1000,0x003e\n" /* vstm 0,15,0(1) */ in save_vx_regs() 21 " .word 0xe70f,0x1100,0x0c3e\n" /* vstm 16,31,256(1) */ in save_vx_regs() 29 for (i = 0; i < __NUM_FPRS; i++) in convert_vx_to_fp() 37 for (i = 0; i < __NUM_FPRS; i++) in convert_fp_to_vx() 43 fpregs->pad = 0; in fpregs_store()
|