Searched +full:0 +full:x0ae96400 (Results 1 – 10 of 10) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | qcom,sdm845-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 49 "^displayport-controller@[0-9a-f]+$": 55 "^dsi@[0-9a-f]+$": 63 "^phy@[0-9a-f]+$": 86 reg = <0x0ae00000 0x1000>; 98 iommus = <&apps_smmu 0x880 0x8>, 99 <&apps_smmu 0xc80 0x8>; 104 reg = <0x0ae01000 0x8f000>, 105 <0x0aeb0000 0x2008>; 116 interrupts = <0>; [all …]
|
H A D | qcom,sm8250-mdss.yaml | 47 "^display-controller@[0-9a-f]+$": 53 "^dsi@[0-9a-f]+$": 61 "^phy@[0-9a-f]+$": 83 reg = <0x0ae00000 0x1000>; 102 iommus = <&apps_smmu 0x820 0x402>; 110 reg = <0x0ae01000 0x8f000>, 111 <0x0aeb0000 0x2008>; 127 interrupts = <0>; 131 #size-cells = <0>; 133 port@0 { [all …]
|
H A D | qcom,sm8150-mdss.yaml | 48 "^display-controller@[0-9a-f]+$": 54 "^dsi@[0-9a-f]+$": 62 "^phy@[0-9a-f]+$": 81 reg = <0x0ae00000 0x1000>; 100 iommus = <&apps_smmu 0x800 0x420>; 108 reg = <0x0ae01000 0x8f000>, 109 <0x0aeb0000 0x2008>; 125 interrupts = <0>; 129 #size-cells = <0>; 131 port@0 { [all …]
|
H A D | qcom,sm8450-mdss.yaml | 39 "^display-controller@[0-9a-f]+$": 45 "^displayport-controller@[0-9a-f]+$": 53 "^dsi@[0-9a-f]+$": 61 "^phy@[0-9a-f]+$": 83 reg = <0x0ae00000 0x1000>; 86 interconnects = <&mmss_noc MASTER_MDP_DISP 0 &mc_virt SLAVE_EBI1_DISP 0>, 87 <&mmss_noc MASTER_MDP_DISP 0 &mc_virt SLAVE_EBI1_DISP 0>; 104 iommus = <&apps_smmu 0x2800 0x402>; 112 reg = <0x0ae01000 0x8f000>, 113 <0x0aeb0000 0x2008>; [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sc8180x.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 41 #size-cells = <0>; 43 CPU0: cpu@0 { 46 reg = <0x0 0x0>; 50 qcom,freq-domain = <&cpufreq_hw 0>; 57 clocks = <&cpufreq_hw 0>; 75 reg = <0x0 0x100>; 79 qcom,freq-domain = <&cpufreq_hw 0>; 86 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8350.dtsi | 36 #clock-cells = <0>; 44 #clock-cells = <0>; 50 #size-cells = <0>; 52 CPU0: cpu@0 { 55 reg = <0x0 0x0>; 56 clocks = <&cpufreq_hw 0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 79 reg = <0x0 0x100>; 80 clocks = <&cpufreq_hw 0>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8150.dtsi | 30 #clock-cells = <0>; 37 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 58 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 79 reg = <0x0 0x100>; 80 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8450.dtsi | 36 #clock-cells = <0>; 42 #clock-cells = <0>; 49 #size-cells = <0>; 51 CPU0: cpu@0 { 54 reg = <0x0 0x0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 61 clocks = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 83 qcom,freq-domain = <&cpufreq_hw 0>; 85 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sdm845.dtsi | 77 #clock-cells = <0>; 84 #clock-cells = <0>; 91 #size-cells = <0>; 93 CPU0: cpu@0 { 96 reg = <0x0 0x0>; 97 clocks = <&cpufreq_hw 0>; 101 qcom,freq-domain = <&cpufreq_hw 0>; 125 reg = <0x0 0x100>; 126 clocks = <&cpufreq_hw 0>; 130 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 CPU0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|