/openbmc/u-boot/arch/arm/include/asm/arch-mx7/ |
H A D | crm_regs.h | 15 #define CCM_GPR0_OFFSET 0x0 16 #define CCM_OBSERVE0_OFFSET 0x0400 17 #define CCM_SCTRL0_OFFSET 0x0800 18 #define CCM_CCGR0_OFFSET 0x4000 19 #define CCM_ROOT0_TARGET_OFFSET 0x8000 58 struct mxc_ccm_ccgr ccgr_array[191]; /* offset 0x4000 */ 60 struct mxc_ccm_root_slice root[121]; /* offset 0x8000 */ 65 uint32_t ctrl_24m; /* offset 0x0000 */ 69 uint32_t rcosc_config0; /* offset 0x0010 */ 73 uint32_t rcosc_config1; /* offset 0x0020 */ [all …]
|
/openbmc/linux/arch/sh/include/mach-se/mach/ |
H A D | se7751.h | 19 #define PA_ROM 0x00000000 /* EPROM */ 20 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 21 #define PA_FROM 0x01000000 /* EPROM */ 22 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 23 #define PA_EXT1 0x04000000 24 #define PA_EXT1_SIZE 0x04000000 25 #define PA_EXT2 0x08000000 26 #define PA_EXT2_SIZE 0x04000000 27 #define PA_SDRAM 0x0c000000 28 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
H A D | se.h | 16 #define PA_ROM 0x00000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 18 #define PA_FROM 0x01000000 /* EPROM */ 19 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 20 #define PA_EXT1 0x04000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_EXT2 0x08000000 23 #define PA_EXT2_SIZE 0x04000000 24 #define PA_SDRAM 0x0c000000 25 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
H A D | se7343.h | 16 /* Area 0 */ 17 #define PA_ROM 0x00000000 /* EPROM */ 18 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte(Actually 2MB) */ 19 #define PA_FROM 0x00400000 /* Flash ROM */ 20 #define PA_FROM_SIZE 0x00400000 /* Flash size 4M byte */ 21 #define PA_SRAM 0x00800000 /* SRAM */ 22 #define PA_FROM_SIZE 0x00400000 /* SRAM size 4M byte */ 24 #define PA_EXT1 0x04000000 25 #define PA_EXT1_SIZE 0x04000000 27 #define PA_EXT2 0x08000000 [all …]
|
H A D | se7721.h | 16 #define PA_ROM 0xa0000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 18 #define PA_FROM 0xa1000000 /* Flash-ROM */ 19 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 20 #define PA_EXT1 0xa4000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_SDRAM 0xaC000000 /* SDRAM(Area3) 64MB */ 23 #define PA_SDRAM_SIZE 0x04000000 25 #define PA_EXT4 0xb0000000 26 #define PA_EXT4_SIZE 0x04000000 [all …]
|
H A D | se7722.h | 17 #define PA_ROM 0xa0000000 /* EPROM */ 18 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 19 #define PA_FROM 0xa1000000 /* Flash-ROM */ 20 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 21 #define PA_EXT1 0xa4000000 22 #define PA_EXT1_SIZE 0x04000000 23 #define PA_SDRAM 0xaC000000 /* DDR-SDRAM(Area3) 64MB */ 24 #define PA_SDRAM_SIZE 0x04000000 26 #define PA_EXT4 0xb0000000 27 #define PA_EXT4_SIZE 0x04000000 [all …]
|
/openbmc/linux/drivers/gpu/drm/etnaviv/ |
H A D | common.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 43 #define PIPE_ID_PIPE_3D 0x00000000 44 #define PIPE_ID_PIPE_2D 0x00000001 45 #define SYNC_RECIPIENT_FE 0x00000001 46 #define SYNC_RECIPIENT_RA 0x00000005 47 #define SYNC_RECIPIENT_PE 0x00000007 48 #define SYNC_RECIPIENT_DE 0x0000000b 49 #define SYNC_RECIPIENT_BLT 0x00000010 50 #define ENDIAN_MODE_NO_SWAP 0x00000000 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/arm/ |
H A D | rtsm_ve-motherboard.dtsi | 13 #clock-cells = <0>; 20 #clock-cells = <0>; 27 #clock-cells = <0>; 49 #clock-cells = <0>; 55 arm,vexpress-sysreg,func = <5 0>; 60 arm,vexpress-sysreg,func = <7 0>; 65 arm,vexpress-sysreg,func = <8 0>; 70 arm,vexpress-sysreg,func = <9 0>; 75 arm,vexpress-sysreg,func = <11 0>; 83 ranges = <0 0x8000000 0 0x8000000 0x18000000>; [all …]
|
H A D | juno-motherboard.dtsi | 13 #clock-cells = <0>; 20 #clock-cells = <0>; 27 #clock-cells = <0>; 34 #clock-cells = <0>; 55 gpios = <&iofpga_gpio0 0 0x4>; 62 gpios = <&iofpga_gpio0 1 0x4>; 69 gpios = <&iofpga_gpio0 2 0x4>; 76 gpios = <&iofpga_gpio0 3 0x4>; 83 gpios = <&iofpga_gpio0 4 0x4>; 90 gpios = <&iofpga_gpio0 5 0x4>; [all …]
|
H A D | foundation-v8.dtsi | 12 /memreserve/ 0x80000000 0x00010000; 32 #size-cells = <0>; 34 cpu0: cpu@0 { 37 reg = <0x0 0x0>; 43 reg = <0x0 0x1>; 49 reg = <0x0 0x2>; 55 reg = <0x0 0x3>; 68 reg = <0x00000000 0x80000000 0 0x80000000>, 69 <0x00000008 0x80000000 0 0x80000000>; 96 reg = <0x0 0x2a440000 0 0x1000>, [all …]
|
/openbmc/u-boot/board/freescale/ls1043ardb/ |
H A D | ddr.h | 31 * memory controller 0 36 {1, 1666, 0, 12, 7, 0x07090800, 0x00000000,}, 37 {1, 1900, 0, 12, 7, 0x07090800, 0x00000000,}, 38 {1, 2200, 0, 12, 7, 0x07090800, 0x00000000,}, 49 .cs[0].bnds = 0x0000007F, 50 .cs[1].bnds = 0, 51 .cs[2].bnds = 0, 52 .cs[3].bnds = 0, 53 .cs[0].config = 0x80040322, 54 .cs[0].config_2 = 0, [all …]
|
/openbmc/linux/Documentation/devicetree/bindings/memory-controllers/ |
H A D | st,stm32-fmc2-ebi.yaml | 46 <bank-number> 0 <address of the bank> <size> 49 "^.*@[0-4],[a-f0-9]+$": 73 reg = <0x58002000 0x1000>; 77 ranges = <0 0 0x60000000 0x04000000>, /* EBI CS 1 */ 78 <1 0 0x64000000 0x04000000>, /* EBI CS 2 */ 79 <2 0 0x68000000 0x04000000>, /* EBI CS 3 */ 80 <3 0 0x6c000000 0x04000000>, /* EBI CS 4 */ 81 <4 0 0x80000000 0x10000000>; /* NAND */ 83 psram@0,0 { 85 reg = <0 0x00000000 0x100000>; [all …]
|
/openbmc/linux/include/linux/ |
H A D | fsl_ifc.h | 26 #define FSL_IFC_VERSION_MASK 0x0F0F0000 27 #define FSL_IFC_VERSION_1_0_0 0x01000000 28 #define FSL_IFC_VERSION_1_1_0 0x01010000 29 #define FSL_IFC_VERSION_2_0_0 0x02000000 37 #define CSPR_BA 0xFFFF0000 39 #define CSPR_PORT_SIZE 0x00000180 42 #define CSPR_PORT_SIZE_8 0x00000080 44 #define CSPR_PORT_SIZE_16 0x00000100 46 #define CSPR_PORT_SIZE_32 0x00000180 48 #define CSPR_WP 0x00000040 [all …]
|
/openbmc/linux/arch/sh/include/mach-common/mach/ |
H A D | sh7785lcr.h | 11 * 0x00000000 - 0x03ffffff(CS0) | NOR Flash | NOR Flash 12 * 0x04000000 - 0x05ffffff(CS1) | PLD | PLD 13 * 0x06000000 - 0x07ffffff(CS1) | I2C | I2C 14 * 0x08000000 - 0x0bffffff(CS2) | USB | DDR SDRAM 15 * 0x0c000000 - 0x0fffffff(CS3) | SD | DDR SDRAM 16 * 0x10000000 - 0x13ffffff(CS4) | SM107 | SM107 17 * 0x14000000 - 0x17ffffff(CS5) | reserved | USB 18 * 0x18000000 - 0x1bffffff(CS6) | reserved | SD 19 * 0x40000000 - 0x5fffffff | DDR SDRAM | (cannot use) 23 #define NOR_FLASH_ADDR 0x00000000 [all …]
|
/openbmc/u-boot/drivers/ata/ |
H A D | dwc_ahsata_priv.h | 22 #define SATA_HOST_CAP_S64A 0x80000000 23 #define SATA_HOST_CAP_SNCQ 0x40000000 24 #define SATA_HOST_CAP_SSNTF 0x20000000 25 #define SATA_HOST_CAP_SMPS 0x10000000 26 #define SATA_HOST_CAP_SSS 0x08000000 27 #define SATA_HOST_CAP_SALP 0x04000000 28 #define SATA_HOST_CAP_SAL 0x02000000 29 #define SATA_HOST_CAP_SCLO 0x01000000 30 #define SATA_HOST_CAP_ISS_MASK 0x00f00000 32 #define SATA_HOST_CAP_SNZO 0x00080000 [all …]
|
/openbmc/linux/arch/arm64/boot/dts/ti/ |
H A D | k3-am64.dtsi | 53 ranges = <0x00 0x000f4000 0x00 0x000f4000 0x00 0x000002d0>, /* PINCTRL */ 54 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 57 <0x00 0x00b00000 0x00 0x00b00000 0x00 0x00002400>, /* VTM */ 58 <0x00 0x01000000 0x00 0x01000000 0x00 0x02330400>, /* First peripheral window */ 59 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 60 <0x00 0x0d000000 0x00 0x0d000000 0x00 0x00800000>, /* PCIE_CORE */ 61 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x00000100>, /* Main RTI0 */ 62 <0x00 0x0e010000 0x00 0x0e010000 0x00 0x00000100>, /* Main RTI1 */ [all …]
|
H A D | k3-am62.dtsi | 54 ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */ 55 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 56 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 57 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */ 58 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */ 59 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 60 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */ 61 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 62 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */ 63 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */ [all …]
|
H A D | k3-am62a.dtsi | 54 ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */ 55 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 56 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 57 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */ 58 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */ 59 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 60 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */ 61 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 62 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */ 63 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */ [all …]
|
H A D | k3-am62p.dtsi | 53 ranges = <0x00 0x000f0000 0x00 0x000f0000 0x00 0x00030000>, /* Main MMRs */ 54 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00703000 0x00 0x00703000 0x00 0x00000200>, /* USB0 debug trace */ 57 <0x00 0x0070c000 0x00 0x0070c000 0x00 0x00000200>, /* USB1 debug trace */ 58 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 59 <0x00 0x01000000 0x00 0x01000000 0x00 0x01b28400>, /* First peripheral window */ 60 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 61 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x01d20000>, /* Second peripheral window */ 62 <0x00 0x0fd00000 0x00 0x0fd00000 0x00 0x00020000>, /* GPU */ [all …]
|
/openbmc/linux/arch/arm/boot/dts/arm/ |
H A D | vexpress-v2m-rs1.dtsi | 23 v2m_fixed_3v3: fixed-regulator-0 { 33 #clock-cells = <0>; 40 #clock-cells = <0>; 47 #clock-cells = <0>; 57 gpios = <&v2m_led_gpios 0 0>; 63 gpios = <&v2m_led_gpios 1 0>; 69 gpios = <&v2m_led_gpios 2 0>; 75 gpios = <&v2m_led_gpios 3 0>; 81 gpios = <&v2m_led_gpios 4 0>; 87 gpios = <&v2m_led_gpios 5 0>; [all …]
|
/openbmc/u-boot/include/ |
H A D | fsl_ifc.h | 17 #define FSL_IFC_V1_1_0 0x01010000 18 #define FSL_IFC_V2_0_0 0x02000000 38 #define CSPR_BA 0xFFFF0000 40 #define CSPR_PORT_SIZE 0x00000180 43 #define CSPR_PORT_SIZE_8 0x00000080 45 #define CSPR_PORT_SIZE_16 0x00000100 47 #define CSPR_PORT_SIZE_32 0x00000180 49 #define CSPR_WP 0x00000040 52 #define CSPR_MSEL 0x00000006 55 #define CSPR_MSEL_NOR 0x00000000 [all …]
|
/openbmc/u-boot/drivers/ddr/fsl/ |
H A D | mpc85xx_ddr_gen3.c | 18 * step: 0 goes through the initialization in one pass 35 unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t; in fsl_ddr_set_memctl_regs() 43 case 0: in fsl_ddr_set_memctl_regs() 73 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { in fsl_ddr_set_memctl_regs() 74 cs_sa = (regs->cs[i].bnds >> 16) & 0xfff; in fsl_ddr_set_memctl_regs() 75 cs_ea = regs->cs[i].bnds & 0xfff; in fsl_ddr_set_memctl_regs() 76 if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) { in fsl_ddr_set_memctl_regs() 80 if (cs_ea > 0xeff) in fsl_ddr_set_memctl_regs() 81 *csn_bnds_t = regs->cs[i].bnds + 0x01000000; in fsl_ddr_set_memctl_regs() 83 *csn_bnds_t = regs->cs[i].bnds + 0x01000100; in fsl_ddr_set_memctl_regs() [all …]
|
/openbmc/linux/drivers/gpu/drm/i915/gt/ |
H A D | gen7_renderstate.c | 11 0x0000000c, 12 0x00000010, 13 0x00000018, 14 0x000001ec, 19 0x69040000, 20 0x61010008, 21 0x00000000, 22 0x00000001, /* reloc */ 23 0x00000001, /* reloc */ 24 0x00000000, [all …]
|
/openbmc/linux/arch/arm/boot/dts/qcom/ |
H A D | qcom-ipq4018-jalapeno.dts | 72 pinctrl-0 = <&spi_0_pins>; 76 flash@0 { 80 reg = <0>; 88 partition@0 { 90 reg = <0x00000000 0x00040000>; 96 reg = <0x00040000 0x00020000>; 102 reg = <0x00060000 0x00060000>; 108 reg = <0x000c0000 0x00010000>; 114 reg = <0x000d0000 0x00010000>; 120 reg = <0x000e0000 0x00010000>; [all …]
|
/openbmc/u-boot/board/terasic/de10-nano/qts/ |
H A D | iocsr_config.h | 15 0x00000000, 16 0x00000000, 17 0x0FF00000, 18 0xC0000000, 19 0x0000003F, 20 0x00008000, 21 0x00020080, 22 0x18060000, 23 0x08000000, 24 0x00018020, [all …]
|