Searched +full:0 +full:x01c13000 (Results 1 – 16 of 16) sorted by relevance
/openbmc/linux/Documentation/devicetree/bindings/clock/ |
H A D | allwinner,sun9i-a80-mmc-config-clk.yaml | 61 reg = <0x01c13000 0x10>;
|
/openbmc/linux/Documentation/devicetree/bindings/usb/ |
H A D | allwinner,sun4i-a10-musb.yaml | 96 reg = <0x01c13000 0x0400>; 97 clocks = <&ahb_gates 0>; 100 phys = <&usbphy 0>; 102 extcon = <&usbphy 0>;
|
/openbmc/u-boot/arch/arm/include/asm/arch-sunxi/ |
H A D | cpu_sun4i.h | 11 #define SUNXI_SRAM_A1_BASE 0x00000000 14 #define SUNXI_SRAM_A2_BASE 0x00004000 /* 16 kiB */ 15 #define SUNXI_SRAM_A3_BASE 0x00008000 /* 13 kiB */ 16 #define SUNXI_SRAM_A4_BASE 0x0000b400 /* 3 kiB */ 17 #define SUNXI_SRAM_D_BASE 0x00010000 /* 4 kiB */ 18 #define SUNXI_SRAM_B_BASE 0x00020000 /* 64 kiB (secure) */ 20 #define SUNXI_DE2_BASE 0x01000000 23 #define SUNXI_CPUCFG_BASE 0x01700000 26 #define SUNXI_SRAMC_BASE 0x01c00000 27 #define SUNXI_DRAMC_BASE 0x01c01000 [all …]
|
/openbmc/linux/arch/arm/boot/dts/allwinner/ |
H A D | suniv-f1c100s.dtsi | 17 #clock-cells = <0>; 24 #clock-cells = <0>; 33 #size-cells = <0>; 35 cpu@0 { 38 reg = <0x0>; 51 reg = <0x01c00000 0x30>; 58 reg = <0x00010000 0x1000>; 61 ranges = <0 0x00010000 0x1000>; 63 otg_sram: sram-section@0 { 66 reg = <0x0000 0x1000>; [all …]
|
H A D | sun5i.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0x0>; 97 #clock-cells = <0>; 104 #clock-cells = <0>; 119 size = <0x6000000>; 120 alloc-ranges = <0x40000000 0x10000000>; 135 reg = <0x01c00000 0x30>; 140 sram_a: sram@0 { 142 reg = <0x00000000 0xc000>; [all …]
|
H A D | sun4i-a10.dtsi | 111 #size-cells = <0>; 112 cpu0: cpu@0 { 115 reg = <0x0>; 166 #clock-cells = <0>; 173 #clock-cells = <0>; 199 size = <0x6000000>; 200 alloc-ranges = <0x40000000 0x10000000>; 214 reg = <0x01c00000 0x30>; 219 sram_a: sram@0 { 221 reg = <0x00000000 0xc000>; [all …]
|
H A D | sun9i-a80.dtsi | 65 #size-cells = <0>; 67 cpu0: cpu@0 { 73 reg = <0x0>; 82 reg = <0x1>; 91 reg = <0x2>; 100 reg = <0x3>; 109 reg = <0x100>; 118 reg = <0x101>; 127 reg = <0x102>; 136 reg = <0x103>; [all …]
|
H A D | sun7i-a20.dtsi | 101 #size-cells = <0>; 103 cpu0: cpu@0 { 106 reg = <0>; 181 size = <0x6000000>; 182 alloc-ranges = <0x40000000 0x10000000>; 208 #clock-cells = <0>; 215 #clock-cells = <0>; 231 #clock-cells = <0>; 238 #clock-cells = <0>; 245 #clock-cells = <0>; [all …]
|
/openbmc/u-boot/arch/arm/dts/ |
H A D | sun5i.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0x0>; 71 framebuffer@0 { 97 #clock-cells = <0>; 103 osc32k: clk@0 { 104 #clock-cells = <0>; 119 reg = <0x01c00000 0x30>; 124 sram_a: sram@0 { 126 reg = <0x00000000 0xc000>; [all …]
|
H A D | sun4i-a10.dtsi | 111 #size-cells = <0>; 112 cpu0: cpu@0 { 115 reg = <0x0>; 167 #clock-cells = <0>; 174 #clock-cells = <0>; 195 reg = <0x01c00000 0x30>; 200 sram_a: sram@0 { 202 reg = <0x00000000 0xc000>; 205 ranges = <0 0x00000000 0xc000>; 209 reg = <0x8000 0x4000>; [all …]
|
H A D | sun9i-a80.dtsi | 61 #size-cells = <0>; 63 cpu0: cpu@0 { 69 reg = <0x0>; 78 reg = <0x1>; 87 reg = <0x2>; 96 reg = <0x3>; 105 reg = <0x100>; 114 reg = <0x101>; 123 reg = <0x102>; 132 reg = <0x103>; [all …]
|
H A D | sun7i-a20.dtsi | 65 framebuffer@0 { 100 #size-cells = <0>; 102 cpu0: cpu@0 { 105 reg = <0>; 161 reg = <0x40000000 0x80000000>; 184 #clock-cells = <0>; 190 osc32k: clk@0 { 191 #clock-cells = <0>; 207 #clock-cells = <0>; 214 #clock-cells = <0>; [all …]
|
/openbmc/qemu/hw/arm/ |
H A D | allwinner-r40.c | 41 [AW_R40_DEV_SRAM_A1] = 0x00000000, 42 [AW_R40_DEV_SRAM_A2] = 0x00004000, 43 [AW_R40_DEV_SRAM_A3] = 0x00008000, 44 [AW_R40_DEV_SRAM_A4] = 0x0000b400, 45 [AW_R40_DEV_SRAMC] = 0x01c00000, 46 [AW_R40_DEV_EMAC] = 0x01c0b000, 47 [AW_R40_DEV_MMC0] = 0x01c0f000, 48 [AW_R40_DEV_MMC1] = 0x01c10000, 49 [AW_R40_DEV_MMC2] = 0x01c11000, 50 [AW_R40_DEV_MMC3] = 0x01c12000, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/qcom/ |
H A D | sa8775p.dtsi | 25 #clock-cells = <0>; 30 #clock-cells = <0>; 36 #size-cells = <0>; 38 CPU0: cpu@0 { 41 reg = <0x0 0x0>; 43 qcom,freq-domain = <&cpufreq_hw 0>; 61 reg = <0x0 0x100>; 63 qcom,freq-domain = <&cpufreq_hw 0>; 76 reg = <0x0 0x200>; 78 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sc8280xp.dtsi | 32 #clock-cells = <0>; 37 #clock-cells = <0>; 44 #size-cells = <0>; 46 CPU0: cpu@0 { 49 reg = <0x0 0x0>; 50 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 76 reg = <0x0 0x100>; 77 clocks = <&cpufreq_hw 0>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 CPU0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|