/openbmc/linux/include/video/ |
H A D | tdfx.h | 9 #define STATUS 0x00 10 #define PCIINIT0 0x04 11 #define SIPMONITOR 0x08 12 #define LFBMEMORYCONFIG 0x0c 13 #define MISCINIT0 0x10 14 #define MISCINIT1 0x14 15 #define DRAMINIT0 0x18 16 #define DRAMINIT1 0x1c 17 #define AGPINIT 0x20 18 #define TMUGBEINIT 0x24 [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
H A D | ctxgv100.c | 30 { 0x00001000, 64, 0x00100000, 0x00000008 }, 31 { 0x00000941, 64, 0x00100000, 0x00000000 }, 32 { 0x0000097e, 64, 0x00100000, 0x00000000 }, 33 { 0x0000097f, 64, 0x00100000, 0x00000100 }, 34 { 0x0000035c, 64, 0x00100000, 0x00000000 }, 35 { 0x0000035d, 64, 0x00100000, 0x00000000 }, 36 { 0x00000a08, 64, 0x00100000, 0x00000000 }, 37 { 0x00000a09, 64, 0x00100000, 0x00000000 }, 38 { 0x00000a0a, 64, 0x00100000, 0x00000000 }, 39 { 0x00000352, 64, 0x00100000, 0x00000000 }, [all …]
|
/openbmc/linux/arch/powerpc/boot/dts/fsl/ |
H A D | c293pcie.dts | 46 reg = <0xf 0xffe1e000 0 0x2000>; 47 ranges = <0x0 0x0 0xf 0xec000000 0x04000000 48 0x1 0x0 0xf 0xff800000 0x00010000 49 0x2 0x0 0xf 0xffdf0000 0x00010000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe0a000 0 0x1000>; 59 ranges = <0x2000000 0x0 0x80000000 0xc 0x00000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0x80000000 [all …]
|
H A D | p1021mds.dts | 23 reg = <0x0 0xffe05000 0x0 0x1000>; 26 ranges = <0x0 0x0 0x0 0xfc000000 0x02000000 27 0x1 0x0 0x0 0xf8000000 0x00008000 28 0x2 0x0 0x0 0xf8010000 0x00020000 29 0x3 0x0 0x0 0xf8020000 0x00020000>; 31 nand@0,0 { 36 reg = <0x0 0x0 0x40000>; 38 partition@0 { 41 reg = <0x0 0x00100000>; 48 reg = <0x00100000 0x00100000>; [all …]
|
H A D | p1020rdb-pd.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x04000000 49 0x1 0x0 0x0 0xff800000 0x00040000 50 0x2 0x0 0x0 0xffa00000 0x00020000 51 0x3 0x0 0x0 0xffb00000 0x00020000>; 53 nor@0,0 { 57 reg = <0x0 0x0 0x4000000>; 61 partition@0 { 63 reg = <0x0 0x00020000>; 69 reg = <0x00020000 0x003e0000>; [all …]
|
H A D | p1024rdb.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x1000000>; 44 partition@0 { 47 reg = <0x0 0x00040000>; 54 reg = <0x00040000 0x00040000>; 60 reg = <0x00080000 0x00380000>; 66 reg = <0x00400000 0x00b00000>; 74 reg = <0x00f00000 0x00100000>; 80 nand@1,0 { 85 reg = <0x1 0x0 0x40000>; [all …]
|
H A D | p2020rdb-pc.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x1000000>; 44 partition@0 { 47 reg = <0x0 0x00040000>; 54 reg = <0x00040000 0x00040000>; 60 reg = <0x00080000 0x00380000>; 66 reg = <0x00400000 0x00b00000>; 74 reg = <0x00f00000 0x00100000>; 80 nand@1,0 { 85 reg = <0x1 0x0 0x40000>; [all …]
|
H A D | p1020rdb-pc.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x1000000>; 44 partition@0 { 47 reg = <0x0 0x00040000>; 54 reg = <0x00040000 0x00040000>; 60 reg = <0x00080000 0x00380000>; 66 reg = <0x00400000 0x00b00000>; 74 reg = <0x00f00000 0x00100000>; 80 nand@1,0 { 85 reg = <0x1 0x0 0x40000>; [all …]
|
H A D | p1020rdb.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x1000000>; 44 partition@0 { 47 reg = <0x0 0x00040000>; 54 reg = <0x00040000 0x00040000>; 61 reg = <0x00080000 0x00380000>; 68 reg = <0x00400000 0x00b00000>; 76 reg = <0x00f00000 0x00100000>; 82 nand@1,0 { 87 reg = <0x1 0x0 0x40000>; [all …]
|
H A D | p1010rdb-pa.dtsi | 36 partition@0 { 39 reg = <0x0 0x00100000>; 46 reg = <0x00100000 0x00100000>; 52 reg = <0x00200000 0x00400000>; 58 reg = <0x00600000 0x00400000>; 64 reg = <0x00a00000 0x00f00000>; 70 reg = <0x01900000 0x00700000>; 76 interrupts = <1 1 0 0>; 80 interrupts = <2 1 0 0>; 84 interrupts = <4 1 0 0>;
|
H A D | p2020rdb.dts | 29 reg = <0 0xffe05000 0 0x1000>; 32 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 33 0x1 0x0 0x0 0xffa00000 0x00040000 34 0x2 0x0 0x0 0xffb00000 0x00020000>; 36 nor@0,0 { 40 reg = <0x0 0x0 0x1000000>; 44 partition@0 { 47 reg = <0x0 0x00040000>; 54 reg = <0x00040000 0x00040000>; 61 reg = <0x00080000 0x00380000>; [all …]
|
/openbmc/linux/arch/arm/mach-pxa/ |
H A D | addr-map.h | 8 #define PXA_CS0_PHYS 0x00000000 9 #define PXA_CS1_PHYS 0x04000000 10 #define PXA_CS2_PHYS 0x08000000 11 #define PXA_CS3_PHYS 0x0C000000 12 #define PXA_CS4_PHYS 0x10000000 13 #define PXA_CS5_PHYS 0x14000000 15 #define PXA300_CS0_PHYS 0x00000000 /* PXA300/PXA310 _only_ */ 16 #define PXA300_CS1_PHYS 0x30000000 /* PXA300/PXA310 _only_ */ 17 #define PXA3xx_CS2_PHYS 0x10000000 18 #define PXA3xx_CS3_PHYS 0x14000000 [all …]
|
/openbmc/linux/drivers/gpu/drm/etnaviv/ |
H A D | common.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 43 #define PIPE_ID_PIPE_3D 0x00000000 44 #define PIPE_ID_PIPE_2D 0x00000001 45 #define SYNC_RECIPIENT_FE 0x00000001 46 #define SYNC_RECIPIENT_RA 0x00000005 47 #define SYNC_RECIPIENT_PE 0x00000007 48 #define SYNC_RECIPIENT_DE 0x0000000b 49 #define SYNC_RECIPIENT_BLT 0x00000010 50 #define ENDIAN_MODE_NO_SWAP 0x00000000 [all …]
|
/openbmc/linux/arch/arm/mach-footbridge/include/mach/ |
H A D | hardware.h | 13 * 0xff800000 0x40000000 1MB X-Bus 14 * 0xff000000 0x7c000000 1MB PCI I/O space 15 * 0xfe000000 0x42000000 1MB CSR 16 * 0xfd000000 0x78000000 1MB Outbound write flush (not supported) 17 * 0xfc000000 0x79000000 1MB PCI IACK/special space 18 * 0xfb000000 0x7a000000 16MB PCI Config type 1 19 * 0xfa000000 0x7b000000 16MB PCI Config type 0 20 * 0xf9000000 0x50000000 1MB Cache flush 21 * 0xf0000000 0x80000000 16MB ISA memory 24 #define XBUS_SIZE 0x00100000 [all …]
|
/openbmc/linux/arch/arm/boot/dts/ti/keystone/ |
H A D | keystone-k2hk.dtsi | 16 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 62 reg = <0x0c000000 0x600000>; 63 ranges = <0x0 0x0c000000 0x600000>; 68 reg = <0x5f0000 0x8000>; 78 0xa3c 8 0xa3c 8 0x83c 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 0: dsp0 */ 79 0xa40 8 0xa40 8 0x840 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 1: dsp1 */ 80 0xa44 8 0xa44 8 0x844 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 2: dsp2 */ 81 0xa48 8 0xa48 8 0x848 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 3: dsp3 */ [all …]
|
/openbmc/u-boot/board/varisys/cyrus/ |
H A D | tlb.c | 11 /* TLB 0 - for temp stack in cache */ 12 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, 14 MAS3_SW|MAS3_SR, 0, 15 0, 0, BOOKE_PAGESZ_4K, 0), 16 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 18 MAS3_SW|MAS3_SR, 0, 19 0, 0, BOOKE_PAGESZ_4K, 0), 20 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 22 MAS3_SW|MAS3_SR, 0, 23 0, 0, BOOKE_PAGESZ_4K, 0), [all …]
|
/openbmc/u-boot/board/freescale/p1023rdb/ |
H A D | tlb.c | 10 /* TLB 0 - for temp stack in cache */ 11 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, 12 MAS3_SX|MAS3_SW|MAS3_SR, 0, 13 0, 0, BOOKE_PAGESZ_4K, 0), 14 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 16 MAS3_SX|MAS3_SW|MAS3_SR, 0, 17 0, 0, BOOKE_PAGESZ_4K, 0), 18 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 20 MAS3_SX|MAS3_SW|MAS3_SR, 0, 21 0, 0, BOOKE_PAGESZ_4K, 0), [all …]
|
/openbmc/u-boot/board/keymile/kmp204x/ |
H A D | tlb.c | 16 /* TLB 0 - for temp stack in cache */ 17 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, 19 MAS3_SW|MAS3_SR, 0, 20 0, 0, BOOKE_PAGESZ_4K, 0), 21 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 23 MAS3_SW|MAS3_SR, 0, 24 0, 0, BOOKE_PAGESZ_4K, 0), 25 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 27 MAS3_SW|MAS3_SR, 0, 28 0, 0, BOOKE_PAGESZ_4K, 0), [all …]
|
/openbmc/linux/arch/arm/boot/dts/broadcom/ |
H A D | bcm47189-luxul-xap-810.dts | 18 memory@0 { 20 reg = <0x00000000 0x08000000>; 23 leds-0 { 59 ranges = <0x00000000 0 0 0 0 0x00100000>; 63 bridge@0,0,0 { 64 reg = <0x0000 0 0 0 0>; 65 ranges = <0x00000000 0 0 0 0 0 0 0x00100000>; 69 wifi@0,1,0 { 70 reg = <0x0000 0 0 0 0>; 71 ranges = <0x00000000 0 0 0 0x00100000>; [all …]
|
H A D | bcm947189acdbmr.dts | 20 memory@0 { 22 reg = <0x00000000 0x08000000>; 63 sck-gpios = <&chipcommon 21 0>; 64 miso-gpios = <&chipcommon 22 0>; 65 mosi-gpios = <&chipcommon 23 0>; 66 cs-gpios = <&chipcommon 24 0>; 68 #size-cells = <0>; 75 ranges = <0x00000000 0 0 0 0 0x00100000>; 79 bridge@0,0,0 { 80 reg = <0x0000 0 0 0 0>; [all …]
|
/openbmc/qemu/tests/tcg/xtensa/ |
H A D | test_fp0_div.S | 18 const.s \q, 0 59 test_op2 div_s, f0, f1, f2, 0x40000000, 0x40400000, \ 60 0x3f2aaaab, 0x3f2aaaaa, 0x3f2aaaab, 0x3f2aaaaa, \ 76 0x00100000, 0x00100000, 0x00100001, 0x00100000, \
|
/openbmc/u-boot/board/is1/qts/ |
H A D | iocsr_config.h | 15 0x00000000, 16 0x00000000, 17 0x0FF00000, 18 0xC0000000, 19 0x0000003F, 20 0x00008000, 21 0x00060180, 22 0x18060000, 23 0x18000000, 24 0x00018060, [all …]
|
/openbmc/linux/arch/arm64/boot/dts/freescale/ |
H A D | fsl-ls2088a.dtsi | 16 cpu0: cpu@0 { 19 reg = <0x0>; 20 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 29 reg = <0x1>; 30 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 39 reg = <0x100>; 49 reg = <0x101>; 59 reg = <0x200>; 69 reg = <0x201>; 79 reg = <0x300>; [all …]
|
H A D | fsl-ls2080a.dtsi | 16 cpu0: cpu@0 { 19 reg = <0x0>; 20 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 29 reg = <0x1>; 30 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 39 reg = <0x100>; 49 reg = <0x101>; 59 reg = <0x200>; 69 reg = <0x201>; 79 reg = <0x300>; [all …]
|
/openbmc/u-boot/board/freescale/common/p_corenet/ |
H A D | tlb.c | 13 /* TLB 0 - for temp stack in cache */ 14 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, 16 MAS3_SW|MAS3_SR, 0, 17 0, 0, BOOKE_PAGESZ_4K, 0), 18 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 20 MAS3_SW|MAS3_SR, 0, 21 0, 0, BOOKE_PAGESZ_4K, 0), 22 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 24 MAS3_SW|MAS3_SR, 0, 25 0, 0, BOOKE_PAGESZ_4K, 0), [all …]
|