/openbmc/linux/drivers/gpu/drm/amd/pm/swsmu/inc/ |
H A D | smu_11_0_cdr_table.h | 36 0x0f0f0f0f, 0x0f0f0f0f, 0x0f0f0f0f, 0xf0f00f0f, 0x0f0f0f0f, 0x0f0f0f0f, 0xf0f0f0f0, 0x0f0f0f0f, 0x0… 37 0x0f0f0f0f, 0xf0f00f0f, 0xf0f0f0f0, 0x0f0f0f0f, 0xf0f0f0f0, 0xf0f00f0f, 0xf0f00f0f, 0xf0f00f0f, 0x0… 38 0x0f0f0f0f, 0xf0f00f0f, 0x0f0ff0f0, 0x0f0f0f0f, 0xf0f0f0f0, 0x0f0ff0f0, 0xf0f00f0f, 0xf0f00f0f, 0xf… 39 0xf0f00f0f, 0x0f0ff0f0, 0x0f0ff0f0, 0xf0f0f0f0, 0x0f0ff0f0, 0xf0f0f0f0, 0x0f0f0f0f, 0xf0f0f0f0, 0x0… 46 0xffffffff, 0xffffffff, 0xffffffff, 0x0000ffff, 0xffffffff, 0xffffffff, 0x00000000, 0xffffffff, 0xf… 47 0xffffffff, 0x0000ffff, 0x00000000, 0xffffffff, 0x00000000, 0x0000ffff, 0x0000ffff, 0x0000ffff, 0xf… 48 0xffffffff, 0x0000ffff, 0xffff0000, 0xffffffff, 0x00000000, 0xffff0000, 0x0000ffff, 0x0000ffff, 0x0… 49 0x0000ffff, 0xffff0000, 0xffff0000, 0x00000000, 0xffff0000, 0x00000000, 0xffffffff, 0x00000000, 0xf… 56 …0x0f0f0f0f, 0x0f0f0f0f, 0x0f0f0f0f, 0xf0f00f0f, 0x0f0f0f0f, 0x0f0f0f0f, 0xf0f0f0f0, 0x0f0f0f0f, 0x… 57 …0x0f0f0f0f, 0xf0f00f0f, 0xf0f0f0f0, 0x0f0f0f0f, 0xf0f0f0f0, 0xf0f00f0f, 0xf0f00f0f, 0xf0f00f0f, 0x… [all …]
|
/openbmc/u-boot/post/lib_powerpc/ |
H A D | cr.c | 42 0xaaaaaaaa, 43 0x55555555, 53 0xa0000000, 57 0x40000000, 71 0x01234567, 72 0, 74 0x01230567 77 0x01234567, 79 0, 80 0x71234567 [all …]
|
/openbmc/linux/drivers/gpu/drm/radeon/ |
H A D | si_dpm.c | 40 #define MC_CG_ARB_FREQ_F0 0x0a 41 #define MC_CG_ARB_FREQ_F1 0x0b 42 #define MC_CG_ARB_FREQ_F2 0x0c 43 #define MC_CG_ARB_FREQ_F3 0x0d 45 #define SMC_RAM_END 0x20000 51 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND }, 52 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND }, 53 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND }, 54 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND }, 55 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND }, [all …]
|
/openbmc/linux/drivers/scsi/lpfc/ |
H A D | lpfc_hw4.h | 36 * #define example_bit_field_MASK 0x03 47 * bf_set(example_bit_field, &t1, 0); 63 #define get_wqe_reqtag(x) (((x)->wqe.words[9] >> 0) & 0xFFFF) 64 #define get_wqe_tmo(x) (((x)->wqe.words[7] >> 24) & 0x00FF) 79 #define lpfc_sli_intf_valid_MASK 0x00000007 83 #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F 85 #define LPFC_SLI_INTF_SLI_HINT2_NONE 0 87 #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF 89 #define LPFC_SLI_INTF_SLI_HINT1_NONE 0 93 #define lpfc_sli_intf_if_type_MASK 0x0000000F [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/pm/legacy-dpm/ |
H A D | si_dpm.c | 43 #define MC_CG_ARB_FREQ_F0 0x0a 44 #define MC_CG_ARB_FREQ_F1 0x0b 45 #define MC_CG_ARB_FREQ_F2 0x0c 46 #define MC_CG_ARB_FREQ_F3 0x0d 48 #define SMC_RAM_END 0x20000 61 #define BIOS_SCRATCH_4 0x5cd 107 SI_DPM_EVENT_SRC_ANALOG = 0, 154 { 0x0, 0x0000ffff, [all...] |
/openbmc/u-boot/drivers/ddr/imx/imx8m/ |
H A D | helper.c | 22 #define IMEM_OFFSET_ADDR 0x00050000 23 #define DMEM_OFFSET_ADDR 0x00054000 24 #define DDR_TRAIN_CODE_BASE_ADDR IP2APB_DDRPHY_IPS_BASE_ADDR(0) 30 u32 error = 0; in ddr_load_train_firmware() 32 unsigned long fw_offset = type ? IMEM_2D_OFFSET : 0; in ddr_load_train_firmware() 38 for (i = 0x0; i < IMEM_LEN; ) { in ddr_load_train_firmware() 40 writew(tmp32 & 0x0000ffff, pr_to32); in ddr_load_train_firmware() 42 writew((tmp32 >> 16) & 0x0000ffff, pr_to32); in ddr_load_train_firmware() 50 for (i = 0x0; i < DMEM_LEN; ) { in ddr_load_train_firmware() 52 writew(tmp32 & 0x0000ffff, pr_to32); in ddr_load_train_firmware() [all …]
|
/openbmc/linux/arch/csky/kernel/probes/ |
H A D | simulate-insn.h | 20 } while (0) 22 __CSKY_INSN_FUNCS(br16, 0xfc00, 0x0400) 23 __CSKY_INSN_FUNCS(bt16, 0xfc00, 0x0800) 24 __CSKY_INSN_FUNCS(bf16, 0xfc00, 0x0c00) 25 __CSKY_INSN_FUNCS(jmp16, 0xffc3, 0x7800) 26 __CSKY_INSN_FUNCS(jsr16, 0xffc3, 0x7801) 27 __CSKY_INSN_FUNCS(lrw16, 0xfc00, 0x1000) 28 __CSKY_INSN_FUNCS(pop16, 0xffe0, 0x1480) 30 __CSKY_INSN_FUNCS(br32, 0x0000ffff, 0x0000e800) 31 __CSKY_INSN_FUNCS(bt32, 0x0000ffff, 0x0000e860) [all …]
|
/openbmc/linux/drivers/net/ethernet/intel/igc/ |
H A D | igc_diag.c | 8 { IGC_FCAL, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF }, 9 { IGC_FCAH, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF }, 10 { IGC_FCT, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF }, 11 { IGC_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF }, 12 { IGC_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 }, 13 { IGC_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF }, 14 { IGC_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF }, 15 { IGC_FCRTH, 1, PATTERN_TEST, 0x0003FFF0, 0x0003FFF0 }, 16 { IGC_FCTTV, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF }, 17 { IGC_TIPG, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF }, [all …]
|
/openbmc/u-boot/board/bitmain/antminer_s9/bitmain-antminer-s9/ |
H A D | ps7_init_gpl.c | 9 EMIT_MASKWRITE(0xf8000008, 0x0000ffff, 0x0000df0d), 10 EMIT_MASKWRITE(0xf8000110, 0x003ffff0, 0x000fa220), 11 EMIT_MASKWRITE(0xf8000100, 0x0007f000, 0x00028000), 12 EMIT_MASKWRITE(0xf8000100, 0x00000010, 0x00000010), 13 EMIT_MASKWRITE(0xf8000100, 0x00000001, 0x00000001), 14 EMIT_MASKWRITE(0xf8000100, 0x00000001, 0x00000000), 15 EMIT_MASKPOLL(0xf800010c, 0x00000001), 16 EMIT_MASKWRITE(0xf8000100, 0x00000010, 0x00000000), 17 EMIT_MASKWRITE(0xf8000120, 0x1f003f30, 0x1f000200), 18 EMIT_MASKWRITE(0xf8000114, 0x003ffff0, 0x0012c220), [all …]
|
/openbmc/linux/drivers/staging/rtl8712/ |
H A D | usb_ops.c | 33 __le32 data = 0; in usb_read8() 36 request = 0x05; in usb_read8() 37 requesttype = 0x01; /* read_in */ in usb_read8() 38 index = 0; in usb_read8() 39 wvalue = (u16)(addr & 0x0000ffff); in usb_read8() 43 if (status < 0) in usb_read8() 44 return 0; in usb_read8() 45 return (u8)(le32_to_cpu(data) & 0x0ff); in usb_read8() 56 __le32 data = 0; in usb_read16() 59 request = 0x05; in usb_read16() [all …]
|
/openbmc/linux/drivers/net/usb/ |
H A D | lan78xx.h | 9 #define USB_VENDOR_REQUEST_WRITE_REGISTER 0xA0 10 #define USB_VENDOR_REQUEST_READ_REGISTER 0xA1 11 #define USB_VENDOR_REQUEST_GET_STATS 0xA2 32 #define TX_CMD_A_IGE_ (0x20000000) 33 #define TX_CMD_A_ICE_ (0x10000000) 34 #define TX_CMD_A_LSO_ (0x08000000) 35 #define TX_CMD_A_IPE_ (0x04000000) 36 #define TX_CMD_A_TPE_ (0x02000000) 37 #define TX_CMD_A_IVTG_ (0x01000000) 38 #define TX_CMD_A_RVTG_ (0x00800000) [all …]
|
H A D | smsc75xx.h | 12 #define TX_CMD_A_LSO (0x08000000) 13 #define TX_CMD_A_IPE (0x04000000) 14 #define TX_CMD_A_TPE (0x02000000) 15 #define TX_CMD_A_IVTG (0x01000000) 16 #define TX_CMD_A_RVTG (0x00800000) 17 #define TX_CMD_A_FCS (0x00400000) 18 #define TX_CMD_A_LEN (0x000FFFFF) 20 #define TX_CMD_B_MSS (0x3FFF0000) 23 #define TX_CMD_B_VTAG (0x0000FFFF) 26 #define RX_CMD_A_ICE (0x80000000) [all …]
|
/openbmc/u-boot/include/ |
H A D | fsl_dspi.h | 16 u32 mcr; /* 0x00 */ 17 u32 resv0; /* 0x04 */ 18 u32 tcr; /* 0x08 */ 19 u32 ctar[8]; /* 0x0C - 0x28 */ 20 u32 sr; /* 0x2C */ 21 u32 irsr; /* 0x30 */ 22 u32 tfr; /* 0x34 - PUSHR */ 23 u32 rfr; /* 0x38 - POPR */ 25 u32 tfdr[4]; /* 0x3C */ 26 u8 resv2[0x30]; /* 0x40 */ [all …]
|
/openbmc/linux/drivers/gpu/drm/etnaviv/ |
H A D | cmdstream.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 42 #define FE_OPCODE_LOAD_STATE 0x00000001 43 #define FE_OPCODE_END 0x00000002 44 #define FE_OPCODE_NOP 0x00000003 45 #define FE_OPCODE_DRAW_2D 0x00000004 46 #define FE_OPCODE_DRAW_PRIMITIVES 0x00000005 47 #define FE_OPCODE_DRAW_INDEXED_PRIMITIVES 0x00000006 48 #define FE_OPCODE_WAIT 0x00000007 49 #define FE_OPCODE_LINK 0x00000008 [all …]
|
/openbmc/qemu/tests/qtest/ |
H A D | stm32l4x5_syscfg-test.c | 15 #define SYSCFG_BASE_ADDR 0x40010000 16 #define SYSCFG_MEMRMP 0x00 17 #define SYSCFG_CFGR1 0x04 18 #define SYSCFG_EXTICR1 0x08 19 #define SYSCFG_EXTICR2 0x0C 20 #define SYSCFG_EXTICR3 0x10 21 #define SYSCFG_EXTICR4 0x14 22 #define SYSCFG_SCSR 0x18 23 #define SYSCFG_CFGR2 0x1C 24 #define SYSCFG_SWPR 0x20 [all …]
|
/openbmc/linux/drivers/media/platform/mediatek/mdp3/ |
H A D | mdp_reg_rsz.h | 10 #define PRZ_ENABLE 0x000 11 #define PRZ_CONTROL_1 0x004 12 #define PRZ_CONTROL_2 0x008 13 #define PRZ_INPUT_IMAGE 0x010 14 #define PRZ_OUTPUT_IMAGE 0x014 15 #define PRZ_HORIZONTAL_COEFF_STEP 0x018 16 #define PRZ_VERTICAL_COEFF_STEP 0x01c 17 #define PRZ_LUMA_HORIZONTAL_INTEGER_OFFSET 0x020 18 #define PRZ_LUMA_HORIZONTAL_SUBPIXEL_OFFSET 0x024 19 #define PRZ_LUMA_VERTICAL_INTEGER_OFFSET 0x028 [all …]
|
H A D | mdp_reg_wrot.h | 10 #define VIDO_CTRL 0x000 11 #define VIDO_MAIN_BUF_SIZE 0x008 12 #define VIDO_SOFT_RST 0x010 13 #define VIDO_SOFT_RST_STAT 0x014 14 #define VIDO_CROP_OFST 0x020 15 #define VIDO_TAR_SIZE 0x024 16 #define VIDO_OFST_ADDR 0x02c 17 #define VIDO_STRIDE 0x030 18 #define VIDO_OFST_ADDR_C 0x038 19 #define VIDO_STRIDE_C 0x03c [all …]
|
/openbmc/linux/drivers/gpu/drm/nouveau/nvkm/engine/disp/ |
H A D | nv04.c | 33 nvkm_wr32(device, 0x600140 + (head->id * 0x2000) , 0x00000000); in nv04_head_vblank_put() 40 nvkm_wr32(device, 0x600140 + (head->id * 0x2000) , 0x00000001); in nv04_head_vblank_get() 47 u32 data = nvkm_rd32(device, 0x600868 + (head->id * 0x2000)); in nv04_head_rgpos() 48 *hline = (data & 0xffff0000) >> 16; in nv04_head_rgpos() 49 *vline = (data & 0x0000ffff); in nv04_head_rgpos() 56 const u32 hoff = head->id * 0x0200; in nv04_head_state() 57 state->vblanks = nvkm_rd32(device, 0x680800 + hoff) & 0x0000ffff; in nv04_head_state() 58 state->vtotal = nvkm_rd32(device, 0x680804 + hoff) & 0x0000ffff; in nv04_head_state() 60 state->hblanks = nvkm_rd32(device, 0x680820 + hoff) & 0x0000ffff; in nv04_head_state() 61 state->htotal = nvkm_rd32(device, 0x680824 + hoff) & 0x0000ffff; in nv04_head_state() [all …]
|
/openbmc/linux/drivers/gpu/drm/amd/amdkfd/ |
H A D | cwsr_trap_handler.h | 24 0xbf820001, 0xbf820121, 25 0xb8f4f802, 0x89748674, 26 0xb8f5f803, 0x8675ff75, 27 0x00000400, 0xbf850017, 28 0xc00a1e37, 0x00000000, 29 0xbf8c007f, 0x87777978, 30 0xbf840005, 0x8f728374, 31 0xb972e0c2, 0xbf800002, 32 0xb9740002, 0xbe801d78, 33 0xb8f5f803, 0x8675ff75, [all …]
|
/openbmc/linux/drivers/net/wireless/ath/ath9k/ |
H A D | reg.h | 22 #define AR_CR 0x0008 23 #define AR_CR_RXE(_ah) (AR_SREV_9300_20_OR_LATER(_ah) ? 0x0000000c : 0x00000004) 24 #define AR_CR_RXD 0x00000020 25 #define AR_CR_SWI 0x00000040 27 #define AR_RXDP 0x000C 29 #define AR_CFG 0x0014 30 #define AR_CFG_SWTD 0x00000001 31 #define AR_CFG_SWTB 0x00000002 32 #define AR_CFG_SWRD 0x00000004 33 #define AR_CFG_SWRB 0x00000008 [all …]
|
/openbmc/linux/arch/m68k/include/asm/ |
H A D | m54xxgpt.h | 20 #define MCF_GPT_GMS0 (MCF_MBAR + 0x000800) 21 #define MCF_GPT_GCIR0 (MCF_MBAR + 0x000804) 22 #define MCF_GPT_GPWM0 (MCF_MBAR + 0x000808) 23 #define MCF_GPT_GSR0 (MCF_MBAR + 0x00080C) 24 #define MCF_GPT_GMS1 (MCF_MBAR + 0x000810) 25 #define MCF_GPT_GCIR1 (MCF_MBAR + 0x000814) 26 #define MCF_GPT_GPWM1 (MCF_MBAR + 0x000818) 27 #define MCF_GPT_GSR1 (MCF_MBAR + 0x00081C) 28 #define MCF_GPT_GMS2 (MCF_MBAR + 0x000820) 29 #define MCF_GPT_GCIR2 (MCF_MBAR + 0x000824) [all …]
|
/openbmc/linux/sound/pci/cs46xx/ |
H A D | cs46xx.h | 25 #define BA0_HISR 0x00000000 26 #define BA0_HSR0 0x00000004 27 #define BA0_HICR 0x00000008 28 #define BA0_DMSR 0x00000100 29 #define BA0_HSAR 0x00000110 30 #define BA0_HDAR 0x00000114 31 #define BA0_HDMR 0x00000118 32 #define BA0_HDCR 0x0000011C 33 #define BA0_PFMC 0x00000200 34 #define BA0_PFCV1 0x00000204 [all …]
|
/openbmc/linux/drivers/gpu/drm/msm/disp/mdp4/ |
H A D | mdp4.xml.h | 57 VG1 = 0, 67 MIXER0 = 0, 73 INTF_LCDC_DTV = 0, 85 FRAME_LINEAR = 0, 91 SCALE_FIR = 0, 97 DMA_P = 0, 102 #define MDP4_IRQ_OVERLAY0_DONE 0x00000001 103 #define MDP4_IRQ_OVERLAY1_DONE 0x00000002 104 #define MDP4_IRQ_DMA_S_DONE 0x00000004 105 #define MDP4_IRQ_DMA_E_DONE 0x00000008 [all …]
|
/openbmc/linux/sound/pci/ |
H A D | sis7019.h | 17 #define SIS_GCR 0x00 18 #define SIS_GCR_MACRO_POWER_DOWN 0x80000000 19 #define SIS_GCR_MODEM_ENABLE 0x00010000 20 #define SIS_GCR_SOFTWARE_RESET 0x00000001 23 #define SIS_GIER 0x04 24 #define SIS_GIER_MODEM_TIMER_IRQ_ENABLE 0x00100000 25 #define SIS_GIER_MODEM_RX_DMA_IRQ_ENABLE 0x00080000 26 #define SIS_GIER_MODEM_TX_DMA_IRQ_ENABLE 0x00040000 27 #define SIS_GIER_AC97_GPIO1_IRQ_ENABLE 0x00020000 28 #define SIS_GIER_AC97_GPIO0_IRQ_ENABLE 0x00010000 [all …]
|
/openbmc/linux/drivers/net/ethernet/ti/ |
H A D | netcp_xgbepcsr.c | 13 #define XGBE_CTRL_OFFSET 0x0c 14 #define XGBE_SGMII_1_OFFSET 0x0114 15 #define XGBE_SGMII_2_OFFSET 0x0214 18 #define PCSR_CPU_CTRL_OFFSET 0x1fd0 31 #define PHY_A(serdes) 0 40 {0x0000, 0x00800002, 0x00ff00ff}, 41 {0x0014, 0x00003838, 0x0000ffff}, 42 {0x0060, 0x1c44e438, 0xffffffff}, 43 {0x0064, 0x00c18400, 0x00ffffff}, 44 {0x0068, 0x17078200, 0xffffff00}, [all …]
|