168cf027fSGrygorii Strashko // SPDX-License-Identifier: GPL-2.0
290cff9e2SWingman Kwok /*
390cff9e2SWingman Kwok  * XGE PCSR module initialisation
490cff9e2SWingman Kwok  *
590cff9e2SWingman Kwok  * Copyright (C) 2014 Texas Instruments Incorporated
690cff9e2SWingman Kwok  * Authors:	Sandeep Nair <sandeep_n@ti.com>
790cff9e2SWingman Kwok  *		WingMan Kwok <w-kwok2@ti.com>
890cff9e2SWingman Kwok  *
990cff9e2SWingman Kwok  */
1090cff9e2SWingman Kwok #include "netcp.h"
1190cff9e2SWingman Kwok 
1290cff9e2SWingman Kwok /* XGBE registers */
1390cff9e2SWingman Kwok #define XGBE_CTRL_OFFSET		0x0c
1490cff9e2SWingman Kwok #define XGBE_SGMII_1_OFFSET		0x0114
1590cff9e2SWingman Kwok #define XGBE_SGMII_2_OFFSET		0x0214
1690cff9e2SWingman Kwok 
1790cff9e2SWingman Kwok /* PCS-R registers */
1890cff9e2SWingman Kwok #define PCSR_CPU_CTRL_OFFSET		0x1fd0
1990cff9e2SWingman Kwok #define POR_EN				BIT(29)
2090cff9e2SWingman Kwok 
2190cff9e2SWingman Kwok #define reg_rmw(addr, value, mask) \
2290cff9e2SWingman Kwok 	writel(((readl(addr) & (~(mask))) | \
2390cff9e2SWingman Kwok 			(value & (mask))), (addr))
2490cff9e2SWingman Kwok 
2590cff9e2SWingman Kwok /* bit mask of width w at offset s */
2690cff9e2SWingman Kwok #define MASK_WID_SH(w, s)		(((1 << w) - 1) << s)
2790cff9e2SWingman Kwok 
2890cff9e2SWingman Kwok /* shift value v to offset s */
2990cff9e2SWingman Kwok #define VAL_SH(v, s)			(v << s)
3090cff9e2SWingman Kwok 
3190cff9e2SWingman Kwok #define PHY_A(serdes)			0
3290cff9e2SWingman Kwok 
3390cff9e2SWingman Kwok struct serdes_cfg {
3490cff9e2SWingman Kwok 	u32 ofs;
3590cff9e2SWingman Kwok 	u32 val;
3690cff9e2SWingman Kwok 	u32 mask;
3790cff9e2SWingman Kwok };
3890cff9e2SWingman Kwok 
3990cff9e2SWingman Kwok static struct serdes_cfg cfg_phyb_1p25g_156p25mhz_cmu0[] = {
4090cff9e2SWingman Kwok 	{0x0000, 0x00800002, 0x00ff00ff},
4190cff9e2SWingman Kwok 	{0x0014, 0x00003838, 0x0000ffff},
4290cff9e2SWingman Kwok 	{0x0060, 0x1c44e438, 0xffffffff},
4390cff9e2SWingman Kwok 	{0x0064, 0x00c18400, 0x00ffffff},
4490cff9e2SWingman Kwok 	{0x0068, 0x17078200, 0xffffff00},
4590cff9e2SWingman Kwok 	{0x006c, 0x00000014, 0x000000ff},
4690cff9e2SWingman Kwok 	{0x0078, 0x0000c000, 0x0000ff00},
4790cff9e2SWingman Kwok 	{0x0000, 0x00000003, 0x000000ff},
4890cff9e2SWingman Kwok };
4990cff9e2SWingman Kwok 
5090cff9e2SWingman Kwok static struct serdes_cfg cfg_phyb_10p3125g_156p25mhz_cmu1[] = {
5190cff9e2SWingman Kwok 	{0x0c00, 0x00030002, 0x00ff00ff},
5290cff9e2SWingman Kwok 	{0x0c14, 0x00005252, 0x0000ffff},
5390cff9e2SWingman Kwok 	{0x0c28, 0x80000000, 0xff000000},
5490cff9e2SWingman Kwok 	{0x0c2c, 0x000000f6, 0x000000ff},
5590cff9e2SWingman Kwok 	{0x0c3c, 0x04000405, 0xff00ffff},
5690cff9e2SWingman Kwok 	{0x0c40, 0xc0800000, 0xffff0000},
5790cff9e2SWingman Kwok 	{0x0c44, 0x5a202062, 0xffffffff},
5890cff9e2SWingman Kwok 	{0x0c48, 0x40040424, 0xffffffff},
5990cff9e2SWingman Kwok 	{0x0c4c, 0x00004002, 0x0000ffff},
6090cff9e2SWingman Kwok 	{0x0c50, 0x19001c00, 0xff00ff00},
6190cff9e2SWingman Kwok 	{0x0c54, 0x00002100, 0x0000ff00},
6290cff9e2SWingman Kwok 	{0x0c58, 0x00000060, 0x000000ff},
6390cff9e2SWingman Kwok 	{0x0c60, 0x80131e7c, 0xffffffff},
6490cff9e2SWingman Kwok 	{0x0c64, 0x8400cb02, 0xff00ffff},
6590cff9e2SWingman Kwok 	{0x0c68, 0x17078200, 0xffffff00},
6690cff9e2SWingman Kwok 	{0x0c6c, 0x00000016, 0x000000ff},
6790cff9e2SWingman Kwok 	{0x0c74, 0x00000400, 0x0000ff00},
6890cff9e2SWingman Kwok 	{0x0c78, 0x0000c000, 0x0000ff00},
6990cff9e2SWingman Kwok 	{0x0c00, 0x00000003, 0x000000ff},
7090cff9e2SWingman Kwok };
7190cff9e2SWingman Kwok 
7290cff9e2SWingman Kwok static struct serdes_cfg cfg_phyb_10p3125g_16bit_lane[] = {
7390cff9e2SWingman Kwok 	{0x0204, 0x00000080, 0x000000ff},
7490cff9e2SWingman Kwok 	{0x0208, 0x0000920d, 0x0000ffff},
7590cff9e2SWingman Kwok 	{0x0204, 0xfc000000, 0xff000000},
7690cff9e2SWingman Kwok 	{0x0208, 0x00009104, 0x0000ffff},
7790cff9e2SWingman Kwok 	{0x0210, 0x1a000000, 0xff000000},
7890cff9e2SWingman Kwok 	{0x0214, 0x00006b58, 0x00ffffff},
7990cff9e2SWingman Kwok 	{0x0218, 0x75800084, 0xffff00ff},
8090cff9e2SWingman Kwok 	{0x022c, 0x00300000, 0x00ff0000},
8190cff9e2SWingman Kwok 	{0x0230, 0x00003800, 0x0000ff00},
8290cff9e2SWingman Kwok 	{0x024c, 0x008f0000, 0x00ff0000},
8390cff9e2SWingman Kwok 	{0x0250, 0x30000000, 0xff000000},
8490cff9e2SWingman Kwok 	{0x0260, 0x00000002, 0x000000ff},
8590cff9e2SWingman Kwok 	{0x0264, 0x00000057, 0x000000ff},
8690cff9e2SWingman Kwok 	{0x0268, 0x00575700, 0x00ffff00},
8790cff9e2SWingman Kwok 	{0x0278, 0xff000000, 0xff000000},
8890cff9e2SWingman Kwok 	{0x0280, 0x00500050, 0x00ff00ff},
8990cff9e2SWingman Kwok 	{0x0284, 0x00001f15, 0x0000ffff},
9090cff9e2SWingman Kwok 	{0x028c, 0x00006f00, 0x0000ff00},
9190cff9e2SWingman Kwok 	{0x0294, 0x00000000, 0xffffff00},
9290cff9e2SWingman Kwok 	{0x0298, 0x00002640, 0xff00ffff},
9390cff9e2SWingman Kwok 	{0x029c, 0x00000003, 0x000000ff},
9490cff9e2SWingman Kwok 	{0x02a4, 0x00000f13, 0x0000ffff},
9590cff9e2SWingman Kwok 	{0x02a8, 0x0001b600, 0x00ffff00},
9690cff9e2SWingman Kwok 	{0x0380, 0x00000030, 0x000000ff},
9790cff9e2SWingman Kwok 	{0x03c0, 0x00000200, 0x0000ff00},
9890cff9e2SWingman Kwok 	{0x03cc, 0x00000018, 0x000000ff},
9990cff9e2SWingman Kwok 	{0x03cc, 0x00000000, 0x000000ff},
10090cff9e2SWingman Kwok };
10190cff9e2SWingman Kwok 
10290cff9e2SWingman Kwok static struct serdes_cfg cfg_phyb_10p3125g_comlane[] = {
10390cff9e2SWingman Kwok 	{0x0a00, 0x00000800, 0x0000ff00},
10490cff9e2SWingman Kwok 	{0x0a84, 0x00000000, 0x000000ff},
10590cff9e2SWingman Kwok 	{0x0a8c, 0x00130000, 0x00ff0000},
10690cff9e2SWingman Kwok 	{0x0a90, 0x77a00000, 0xffff0000},
10790cff9e2SWingman Kwok 	{0x0a94, 0x00007777, 0x0000ffff},
10890cff9e2SWingman Kwok 	{0x0b08, 0x000f0000, 0xffff0000},
10990cff9e2SWingman Kwok 	{0x0b0c, 0x000f0000, 0x00ffffff},
11090cff9e2SWingman Kwok 	{0x0b10, 0xbe000000, 0xff000000},
11190cff9e2SWingman Kwok 	{0x0b14, 0x000000ff, 0x000000ff},
11290cff9e2SWingman Kwok 	{0x0b18, 0x00000014, 0x000000ff},
11390cff9e2SWingman Kwok 	{0x0b5c, 0x981b0000, 0xffff0000},
11490cff9e2SWingman Kwok 	{0x0b64, 0x00001100, 0x0000ff00},
11590cff9e2SWingman Kwok 	{0x0b78, 0x00000c00, 0x0000ff00},
11690cff9e2SWingman Kwok 	{0x0abc, 0xff000000, 0xff000000},
11790cff9e2SWingman Kwok 	{0x0ac0, 0x0000008b, 0x000000ff},
11890cff9e2SWingman Kwok };
11990cff9e2SWingman Kwok 
12090cff9e2SWingman Kwok static struct serdes_cfg cfg_cm_c1_c2[] = {
12190cff9e2SWingman Kwok 	{0x0208, 0x00000000, 0x00000f00},
12290cff9e2SWingman Kwok 	{0x0208, 0x00000000, 0x0000001f},
12390cff9e2SWingman Kwok 	{0x0204, 0x00000000, 0x00040000},
12490cff9e2SWingman Kwok 	{0x0208, 0x000000a0, 0x000000e0},
12590cff9e2SWingman Kwok };
12690cff9e2SWingman Kwok 
netcp_xgbe_serdes_cmu_init(void __iomem * serdes_regs)12790cff9e2SWingman Kwok static void netcp_xgbe_serdes_cmu_init(void __iomem *serdes_regs)
12890cff9e2SWingman Kwok {
12990cff9e2SWingman Kwok 	int i;
13090cff9e2SWingman Kwok 
13190cff9e2SWingman Kwok 	/* cmu0 setup */
13290cff9e2SWingman Kwok 	for (i = 0; i < ARRAY_SIZE(cfg_phyb_1p25g_156p25mhz_cmu0); i++) {
13390cff9e2SWingman Kwok 		reg_rmw(serdes_regs + cfg_phyb_1p25g_156p25mhz_cmu0[i].ofs,
13490cff9e2SWingman Kwok 			cfg_phyb_1p25g_156p25mhz_cmu0[i].val,
13590cff9e2SWingman Kwok 			cfg_phyb_1p25g_156p25mhz_cmu0[i].mask);
13690cff9e2SWingman Kwok 	}
13790cff9e2SWingman Kwok 
13890cff9e2SWingman Kwok 	/* cmu1 setup */
13990cff9e2SWingman Kwok 	for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_156p25mhz_cmu1); i++) {
14090cff9e2SWingman Kwok 		reg_rmw(serdes_regs + cfg_phyb_10p3125g_156p25mhz_cmu1[i].ofs,
14190cff9e2SWingman Kwok 			cfg_phyb_10p3125g_156p25mhz_cmu1[i].val,
14290cff9e2SWingman Kwok 			cfg_phyb_10p3125g_156p25mhz_cmu1[i].mask);
14390cff9e2SWingman Kwok 	}
14490cff9e2SWingman Kwok }
14590cff9e2SWingman Kwok 
14690cff9e2SWingman Kwok /* lane is 0 based */
netcp_xgbe_serdes_lane_config(void __iomem * serdes_regs,int lane)14790cff9e2SWingman Kwok static void netcp_xgbe_serdes_lane_config(
14890cff9e2SWingman Kwok 			void __iomem *serdes_regs, int lane)
14990cff9e2SWingman Kwok {
15090cff9e2SWingman Kwok 	int i;
15190cff9e2SWingman Kwok 
15290cff9e2SWingman Kwok 	/* lane setup */
15390cff9e2SWingman Kwok 	for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_16bit_lane); i++) {
15490cff9e2SWingman Kwok 		reg_rmw(serdes_regs +
15590cff9e2SWingman Kwok 				cfg_phyb_10p3125g_16bit_lane[i].ofs +
15690cff9e2SWingman Kwok 				(0x200 * lane),
15790cff9e2SWingman Kwok 			cfg_phyb_10p3125g_16bit_lane[i].val,
15890cff9e2SWingman Kwok 			cfg_phyb_10p3125g_16bit_lane[i].mask);
15990cff9e2SWingman Kwok 	}
16090cff9e2SWingman Kwok 
16190cff9e2SWingman Kwok 	/* disable auto negotiation*/
16290cff9e2SWingman Kwok 	reg_rmw(serdes_regs + (0x200 * lane) + 0x0380,
16390cff9e2SWingman Kwok 		0x00000000, 0x00000010);
16490cff9e2SWingman Kwok 
16590cff9e2SWingman Kwok 	/* disable link training */
16690cff9e2SWingman Kwok 	reg_rmw(serdes_regs + (0x200 * lane) + 0x03c0,
16790cff9e2SWingman Kwok 		0x00000000, 0x00000200);
16890cff9e2SWingman Kwok }
16990cff9e2SWingman Kwok 
netcp_xgbe_serdes_com_enable(void __iomem * serdes_regs)17090cff9e2SWingman Kwok static void netcp_xgbe_serdes_com_enable(void __iomem *serdes_regs)
17190cff9e2SWingman Kwok {
17290cff9e2SWingman Kwok 	int i;
17390cff9e2SWingman Kwok 
17490cff9e2SWingman Kwok 	for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_comlane); i++) {
17590cff9e2SWingman Kwok 		reg_rmw(serdes_regs + cfg_phyb_10p3125g_comlane[i].ofs,
17690cff9e2SWingman Kwok 			cfg_phyb_10p3125g_comlane[i].val,
17790cff9e2SWingman Kwok 			cfg_phyb_10p3125g_comlane[i].mask);
17890cff9e2SWingman Kwok 	}
17990cff9e2SWingman Kwok }
18090cff9e2SWingman Kwok 
netcp_xgbe_serdes_lane_enable(void __iomem * serdes_regs,int lane)18190cff9e2SWingman Kwok static void netcp_xgbe_serdes_lane_enable(
18290cff9e2SWingman Kwok 			void __iomem *serdes_regs, int lane)
18390cff9e2SWingman Kwok {
18490cff9e2SWingman Kwok 	/* Set Lane Control Rate */
18590cff9e2SWingman Kwok 	writel(0xe0e9e038, serdes_regs + 0x1fe0 + (4 * lane));
18690cff9e2SWingman Kwok }
18790cff9e2SWingman Kwok 
netcp_xgbe_serdes_phyb_rst_clr(void __iomem * serdes_regs)18890cff9e2SWingman Kwok static void netcp_xgbe_serdes_phyb_rst_clr(void __iomem *serdes_regs)
18990cff9e2SWingman Kwok {
19090cff9e2SWingman Kwok 	reg_rmw(serdes_regs + 0x0a00, 0x0000001f, 0x000000ff);
19190cff9e2SWingman Kwok }
19290cff9e2SWingman Kwok 
netcp_xgbe_serdes_pll_disable(void __iomem * serdes_regs)19390cff9e2SWingman Kwok static void netcp_xgbe_serdes_pll_disable(void __iomem *serdes_regs)
19490cff9e2SWingman Kwok {
19590cff9e2SWingman Kwok 	writel(0x88000000, serdes_regs + 0x1ff4);
19690cff9e2SWingman Kwok }
19790cff9e2SWingman Kwok 
netcp_xgbe_serdes_pll_enable(void __iomem * serdes_regs)19890cff9e2SWingman Kwok static void netcp_xgbe_serdes_pll_enable(void __iomem *serdes_regs)
19990cff9e2SWingman Kwok {
20090cff9e2SWingman Kwok 	netcp_xgbe_serdes_phyb_rst_clr(serdes_regs);
20190cff9e2SWingman Kwok 	writel(0xee000000, serdes_regs + 0x1ff4);
20290cff9e2SWingman Kwok }
20390cff9e2SWingman Kwok 
netcp_xgbe_wait_pll_locked(void __iomem * sw_regs)20490cff9e2SWingman Kwok static int netcp_xgbe_wait_pll_locked(void __iomem *sw_regs)
20590cff9e2SWingman Kwok {
20690cff9e2SWingman Kwok 	unsigned long timeout;
20790cff9e2SWingman Kwok 	int ret = 0;
20890cff9e2SWingman Kwok 	u32 val_1, val_0;
20990cff9e2SWingman Kwok 
21090cff9e2SWingman Kwok 	timeout = jiffies + msecs_to_jiffies(500);
21190cff9e2SWingman Kwok 	do {
21290cff9e2SWingman Kwok 		val_0 = (readl(sw_regs + XGBE_SGMII_1_OFFSET) & BIT(4));
21390cff9e2SWingman Kwok 		val_1 = (readl(sw_regs + XGBE_SGMII_2_OFFSET) & BIT(4));
21490cff9e2SWingman Kwok 
21590cff9e2SWingman Kwok 		if (val_1 && val_0)
21690cff9e2SWingman Kwok 			return 0;
21790cff9e2SWingman Kwok 
21890cff9e2SWingman Kwok 		if (time_after(jiffies, timeout)) {
21990cff9e2SWingman Kwok 			ret = -ETIMEDOUT;
22090cff9e2SWingman Kwok 			break;
22190cff9e2SWingman Kwok 		}
22290cff9e2SWingman Kwok 
22390cff9e2SWingman Kwok 		cpu_relax();
22490cff9e2SWingman Kwok 	} while (true);
22590cff9e2SWingman Kwok 
22690cff9e2SWingman Kwok 	pr_err("XGBE serdes not locked: time out.\n");
22790cff9e2SWingman Kwok 	return ret;
22890cff9e2SWingman Kwok }
22990cff9e2SWingman Kwok 
netcp_xgbe_serdes_enable_xgmii_port(void __iomem * sw_regs)23090cff9e2SWingman Kwok static void netcp_xgbe_serdes_enable_xgmii_port(void __iomem *sw_regs)
23190cff9e2SWingman Kwok {
23290cff9e2SWingman Kwok 	writel(0x03, sw_regs + XGBE_CTRL_OFFSET);
23390cff9e2SWingman Kwok }
23490cff9e2SWingman Kwok 
netcp_xgbe_serdes_read_tbus_val(void __iomem * serdes_regs)23590cff9e2SWingman Kwok static u32 netcp_xgbe_serdes_read_tbus_val(void __iomem *serdes_regs)
23690cff9e2SWingman Kwok {
23790cff9e2SWingman Kwok 	u32 tmp;
23890cff9e2SWingman Kwok 
23990cff9e2SWingman Kwok 	if (PHY_A(serdes_regs)) {
24090cff9e2SWingman Kwok 		tmp  = (readl(serdes_regs + 0x0ec) >> 24) & 0x0ff;
24190cff9e2SWingman Kwok 		tmp |= ((readl(serdes_regs + 0x0fc) >> 16) & 0x00f00);
24290cff9e2SWingman Kwok 	} else {
24390cff9e2SWingman Kwok 		tmp  = (readl(serdes_regs + 0x0f8) >> 16) & 0x0fff;
24490cff9e2SWingman Kwok 	}
24590cff9e2SWingman Kwok 
24690cff9e2SWingman Kwok 	return tmp;
24790cff9e2SWingman Kwok }
24890cff9e2SWingman Kwok 
netcp_xgbe_serdes_write_tbus_addr(void __iomem * serdes_regs,int select,int ofs)24990cff9e2SWingman Kwok static void netcp_xgbe_serdes_write_tbus_addr(void __iomem *serdes_regs,
25090cff9e2SWingman Kwok 					      int select, int ofs)
25190cff9e2SWingman Kwok {
25290cff9e2SWingman Kwok 	if (PHY_A(serdes_regs)) {
25390cff9e2SWingman Kwok 		reg_rmw(serdes_regs + 0x0008, ((select << 5) + ofs) << 24,
25490cff9e2SWingman Kwok 			~0x00ffffff);
25590cff9e2SWingman Kwok 		return;
25690cff9e2SWingman Kwok 	}
25790cff9e2SWingman Kwok 
25890cff9e2SWingman Kwok 	/* For 2 lane Phy-B, lane0 is actually lane1 */
25990cff9e2SWingman Kwok 	switch (select) {
26090cff9e2SWingman Kwok 	case 1:
26190cff9e2SWingman Kwok 		select = 2;
26290cff9e2SWingman Kwok 		break;
26390cff9e2SWingman Kwok 	case 2:
26490cff9e2SWingman Kwok 		select = 3;
26590cff9e2SWingman Kwok 		break;
26690cff9e2SWingman Kwok 	default:
26790cff9e2SWingman Kwok 		return;
26890cff9e2SWingman Kwok 	}
26990cff9e2SWingman Kwok 
27090cff9e2SWingman Kwok 	reg_rmw(serdes_regs + 0x00fc, ((select << 8) + ofs) << 16, ~0xf800ffff);
27190cff9e2SWingman Kwok }
27290cff9e2SWingman Kwok 
netcp_xgbe_serdes_read_select_tbus(void __iomem * serdes_regs,int select,int ofs)27390cff9e2SWingman Kwok static u32 netcp_xgbe_serdes_read_select_tbus(void __iomem *serdes_regs,
27490cff9e2SWingman Kwok 					      int select, int ofs)
27590cff9e2SWingman Kwok {
27690cff9e2SWingman Kwok 	/* Set tbus address */
27790cff9e2SWingman Kwok 	netcp_xgbe_serdes_write_tbus_addr(serdes_regs, select, ofs);
27890cff9e2SWingman Kwok 	/* Get TBUS Value */
27990cff9e2SWingman Kwok 	return netcp_xgbe_serdes_read_tbus_val(serdes_regs);
28090cff9e2SWingman Kwok }
28190cff9e2SWingman Kwok 
netcp_xgbe_serdes_reset_cdr(void __iomem * serdes_regs,void __iomem * sig_detect_reg,int lane)28290cff9e2SWingman Kwok static void netcp_xgbe_serdes_reset_cdr(void __iomem *serdes_regs,
28390cff9e2SWingman Kwok 					void __iomem *sig_detect_reg, int lane)
28490cff9e2SWingman Kwok {
28590cff9e2SWingman Kwok 	u32 tmp, dlpf, tbus;
28690cff9e2SWingman Kwok 
28790cff9e2SWingman Kwok 	/*Get the DLPF values */
28890cff9e2SWingman Kwok 	tmp = netcp_xgbe_serdes_read_select_tbus(
28990cff9e2SWingman Kwok 			serdes_regs, lane + 1, 5);
29090cff9e2SWingman Kwok 
29190cff9e2SWingman Kwok 	dlpf = tmp >> 2;
29290cff9e2SWingman Kwok 
29390cff9e2SWingman Kwok 	if (dlpf < 400 || dlpf > 700) {
29490cff9e2SWingman Kwok 		reg_rmw(sig_detect_reg, VAL_SH(2, 1), MASK_WID_SH(2, 1));
29590cff9e2SWingman Kwok 		mdelay(1);
29690cff9e2SWingman Kwok 		reg_rmw(sig_detect_reg, VAL_SH(0, 1), MASK_WID_SH(2, 1));
29790cff9e2SWingman Kwok 	} else {
29890cff9e2SWingman Kwok 		tbus = netcp_xgbe_serdes_read_select_tbus(serdes_regs, lane +
29990cff9e2SWingman Kwok 							  1, 0xe);
30090cff9e2SWingman Kwok 
30190cff9e2SWingman Kwok 		pr_debug("XGBE: CDR centered, DLPF: %4d,%d,%d.\n",
30290cff9e2SWingman Kwok 			 tmp >> 2, tmp & 3, (tbus >> 2) & 3);
30390cff9e2SWingman Kwok 	}
30490cff9e2SWingman Kwok }
30590cff9e2SWingman Kwok 
30690cff9e2SWingman Kwok /* Call every 100 ms */
netcp_xgbe_check_link_status(void __iomem * serdes_regs,void __iomem * sw_regs,u32 lanes,u32 * current_state,u32 * lane_down)30790cff9e2SWingman Kwok static int netcp_xgbe_check_link_status(void __iomem *serdes_regs,
30890cff9e2SWingman Kwok 					void __iomem *sw_regs, u32 lanes,
30990cff9e2SWingman Kwok 					u32 *current_state, u32 *lane_down)
31090cff9e2SWingman Kwok {
31190cff9e2SWingman Kwok 	void __iomem *pcsr_base = sw_regs + 0x0600;
31290cff9e2SWingman Kwok 	void __iomem *sig_detect_reg;
31390cff9e2SWingman Kwok 	u32 pcsr_rx_stat, blk_lock, blk_errs;
31490cff9e2SWingman Kwok 	int loss, i, status = 1;
31590cff9e2SWingman Kwok 
31690cff9e2SWingman Kwok 	for (i = 0; i < lanes; i++) {
31790cff9e2SWingman Kwok 		/* Get the Loss bit */
31890cff9e2SWingman Kwok 		loss = readl(serdes_regs + 0x1fc0 + 0x20 + (i * 0x04)) & 0x1;
31990cff9e2SWingman Kwok 
32090cff9e2SWingman Kwok 		/* Get Block Errors and Block Lock bits */
32190cff9e2SWingman Kwok 		pcsr_rx_stat = readl(pcsr_base + 0x0c + (i * 0x80));
32290cff9e2SWingman Kwok 		blk_lock = (pcsr_rx_stat >> 30) & 0x1;
32390cff9e2SWingman Kwok 		blk_errs = (pcsr_rx_stat >> 16) & 0x0ff;
32490cff9e2SWingman Kwok 
32590cff9e2SWingman Kwok 		/* Get Signal Detect Overlay Address */
32690cff9e2SWingman Kwok 		sig_detect_reg = serdes_regs + (i * 0x200) + 0x200 + 0x04;
32790cff9e2SWingman Kwok 
32890cff9e2SWingman Kwok 		/* If Block errors maxed out, attempt recovery! */
32990cff9e2SWingman Kwok 		if (blk_errs == 0x0ff)
33090cff9e2SWingman Kwok 			blk_lock = 0;
33190cff9e2SWingman Kwok 
33290cff9e2SWingman Kwok 		switch (current_state[i]) {
33390cff9e2SWingman Kwok 		case 0:
33490cff9e2SWingman Kwok 			/* if good link lock the signal detect ON! */
33590cff9e2SWingman Kwok 			if (!loss && blk_lock) {
33690cff9e2SWingman Kwok 				pr_debug("XGBE PCSR Linked Lane: %d\n", i);
33790cff9e2SWingman Kwok 				reg_rmw(sig_detect_reg, VAL_SH(3, 1),
33890cff9e2SWingman Kwok 					MASK_WID_SH(2, 1));
33990cff9e2SWingman Kwok 				current_state[i] = 1;
34090cff9e2SWingman Kwok 			} else if (!blk_lock) {
34190cff9e2SWingman Kwok 				/* if no lock, then reset CDR */
34290cff9e2SWingman Kwok 				pr_debug("XGBE PCSR Recover Lane: %d\n", i);
34390cff9e2SWingman Kwok 				netcp_xgbe_serdes_reset_cdr(serdes_regs,
34490cff9e2SWingman Kwok 							    sig_detect_reg, i);
34590cff9e2SWingman Kwok 			}
34690cff9e2SWingman Kwok 			break;
34790cff9e2SWingman Kwok 
34890cff9e2SWingman Kwok 		case 1:
34990cff9e2SWingman Kwok 			if (!blk_lock) {
35090cff9e2SWingman Kwok 				/* Link Lost? */
35190cff9e2SWingman Kwok 				lane_down[i] = 1;
35290cff9e2SWingman Kwok 				current_state[i] = 2;
35390cff9e2SWingman Kwok 			}
35490cff9e2SWingman Kwok 			break;
35590cff9e2SWingman Kwok 
35690cff9e2SWingman Kwok 		case 2:
35790cff9e2SWingman Kwok 			if (blk_lock)
35890cff9e2SWingman Kwok 				/* Nope just noise */
35990cff9e2SWingman Kwok 				current_state[i] = 1;
36090cff9e2SWingman Kwok 			else {
36190cff9e2SWingman Kwok 				/* Lost the block lock, reset CDR if it is
36290cff9e2SWingman Kwok 				 * not centered and go back to sync state
36390cff9e2SWingman Kwok 				 */
36490cff9e2SWingman Kwok 				netcp_xgbe_serdes_reset_cdr(serdes_regs,
36590cff9e2SWingman Kwok 							    sig_detect_reg, i);
36690cff9e2SWingman Kwok 				current_state[i] = 0;
36790cff9e2SWingman Kwok 			}
36890cff9e2SWingman Kwok 			break;
36990cff9e2SWingman Kwok 
37090cff9e2SWingman Kwok 		default:
37190cff9e2SWingman Kwok 			pr_err("XGBE: unknown current_state[%d] %d\n",
37290cff9e2SWingman Kwok 			       i, current_state[i]);
37390cff9e2SWingman Kwok 			break;
37490cff9e2SWingman Kwok 		}
37590cff9e2SWingman Kwok 
37690cff9e2SWingman Kwok 		if (blk_errs > 0) {
37790cff9e2SWingman Kwok 			/* Reset the Error counts! */
37890cff9e2SWingman Kwok 			reg_rmw(pcsr_base + 0x08 + (i * 0x80), VAL_SH(0x19, 0),
37990cff9e2SWingman Kwok 				MASK_WID_SH(8, 0));
38090cff9e2SWingman Kwok 
38190cff9e2SWingman Kwok 			reg_rmw(pcsr_base + 0x08 + (i * 0x80), VAL_SH(0x00, 0),
38290cff9e2SWingman Kwok 				MASK_WID_SH(8, 0));
38390cff9e2SWingman Kwok 		}
38490cff9e2SWingman Kwok 
38590cff9e2SWingman Kwok 		status &= (current_state[i] == 1);
38690cff9e2SWingman Kwok 	}
38790cff9e2SWingman Kwok 
38890cff9e2SWingman Kwok 	return status;
38990cff9e2SWingman Kwok }
39090cff9e2SWingman Kwok 
netcp_xgbe_serdes_check_lane(void __iomem * serdes_regs,void __iomem * sw_regs)39190cff9e2SWingman Kwok static int netcp_xgbe_serdes_check_lane(void __iomem *serdes_regs,
39290cff9e2SWingman Kwok 					void __iomem *sw_regs)
39390cff9e2SWingman Kwok {
39490cff9e2SWingman Kwok 	u32 current_state[2] = {0, 0};
39590cff9e2SWingman Kwok 	int retries = 0, link_up;
39690cff9e2SWingman Kwok 	u32 lane_down[2];
39790cff9e2SWingman Kwok 
39890cff9e2SWingman Kwok 	do {
39990cff9e2SWingman Kwok 		lane_down[0] = 0;
40090cff9e2SWingman Kwok 		lane_down[1] = 0;
40190cff9e2SWingman Kwok 
40290cff9e2SWingman Kwok 		link_up = netcp_xgbe_check_link_status(serdes_regs, sw_regs, 2,
40390cff9e2SWingman Kwok 						       current_state,
40490cff9e2SWingman Kwok 						       lane_down);
40590cff9e2SWingman Kwok 
40690cff9e2SWingman Kwok 		/* if we did not get link up then wait 100ms before calling
40790cff9e2SWingman Kwok 		 * it again
40890cff9e2SWingman Kwok 		 */
40990cff9e2SWingman Kwok 		if (link_up)
41090cff9e2SWingman Kwok 			break;
41190cff9e2SWingman Kwok 
41290cff9e2SWingman Kwok 		if (lane_down[0])
41390cff9e2SWingman Kwok 			pr_debug("XGBE: detected link down on lane 0\n");
41490cff9e2SWingman Kwok 
41590cff9e2SWingman Kwok 		if (lane_down[1])
41690cff9e2SWingman Kwok 			pr_debug("XGBE: detected link down on lane 1\n");
41790cff9e2SWingman Kwok 
41890cff9e2SWingman Kwok 		if (++retries > 1) {
41990cff9e2SWingman Kwok 			pr_debug("XGBE: timeout waiting for serdes link up\n");
42090cff9e2SWingman Kwok 			return -ETIMEDOUT;
42190cff9e2SWingman Kwok 		}
42290cff9e2SWingman Kwok 		mdelay(100);
42390cff9e2SWingman Kwok 	} while (!link_up);
42490cff9e2SWingman Kwok 
42590cff9e2SWingman Kwok 	pr_debug("XGBE: PCSR link is up\n");
42690cff9e2SWingman Kwok 	return 0;
42790cff9e2SWingman Kwok }
42890cff9e2SWingman Kwok 
netcp_xgbe_serdes_setup_cm_c1_c2(void __iomem * serdes_regs,int lane,int cm,int c1,int c2)42990cff9e2SWingman Kwok static void netcp_xgbe_serdes_setup_cm_c1_c2(void __iomem *serdes_regs,
43090cff9e2SWingman Kwok 					     int lane, int cm, int c1, int c2)
43190cff9e2SWingman Kwok {
43290cff9e2SWingman Kwok 	int i;
43390cff9e2SWingman Kwok 
43490cff9e2SWingman Kwok 	for (i = 0; i < ARRAY_SIZE(cfg_cm_c1_c2); i++) {
43590cff9e2SWingman Kwok 		reg_rmw(serdes_regs + cfg_cm_c1_c2[i].ofs + (0x200 * lane),
43690cff9e2SWingman Kwok 			cfg_cm_c1_c2[i].val,
43790cff9e2SWingman Kwok 			cfg_cm_c1_c2[i].mask);
43890cff9e2SWingman Kwok 	}
43990cff9e2SWingman Kwok }
44090cff9e2SWingman Kwok 
netcp_xgbe_reset_serdes(void __iomem * serdes_regs)44190cff9e2SWingman Kwok static void netcp_xgbe_reset_serdes(void __iomem *serdes_regs)
44290cff9e2SWingman Kwok {
44390cff9e2SWingman Kwok 	/* Toggle the POR_EN bit in CONFIG.CPU_CTRL */
44490cff9e2SWingman Kwok 	/* enable POR_EN bit */
44590cff9e2SWingman Kwok 	reg_rmw(serdes_regs + PCSR_CPU_CTRL_OFFSET, POR_EN, POR_EN);
44690cff9e2SWingman Kwok 	usleep_range(10, 100);
44790cff9e2SWingman Kwok 
44890cff9e2SWingman Kwok 	/* disable POR_EN bit */
44990cff9e2SWingman Kwok 	reg_rmw(serdes_regs + PCSR_CPU_CTRL_OFFSET, 0, POR_EN);
45090cff9e2SWingman Kwok 	usleep_range(10, 100);
45190cff9e2SWingman Kwok }
45290cff9e2SWingman Kwok 
netcp_xgbe_serdes_config(void __iomem * serdes_regs,void __iomem * sw_regs)45390cff9e2SWingman Kwok static int netcp_xgbe_serdes_config(void __iomem *serdes_regs,
45490cff9e2SWingman Kwok 				    void __iomem *sw_regs)
45590cff9e2SWingman Kwok {
45690cff9e2SWingman Kwok 	u32 ret, i;
45790cff9e2SWingman Kwok 
45890cff9e2SWingman Kwok 	netcp_xgbe_serdes_pll_disable(serdes_regs);
45990cff9e2SWingman Kwok 	netcp_xgbe_serdes_cmu_init(serdes_regs);
46090cff9e2SWingman Kwok 
46190cff9e2SWingman Kwok 	for (i = 0; i < 2; i++)
46290cff9e2SWingman Kwok 		netcp_xgbe_serdes_lane_config(serdes_regs, i);
46390cff9e2SWingman Kwok 
46490cff9e2SWingman Kwok 	netcp_xgbe_serdes_com_enable(serdes_regs);
46590cff9e2SWingman Kwok 	/* This is EVM + RTM-BOC specific */
46690cff9e2SWingman Kwok 	for (i = 0; i < 2; i++)
46790cff9e2SWingman Kwok 		netcp_xgbe_serdes_setup_cm_c1_c2(serdes_regs, i, 0, 0, 5);
46890cff9e2SWingman Kwok 
46990cff9e2SWingman Kwok 	netcp_xgbe_serdes_pll_enable(serdes_regs);
47090cff9e2SWingman Kwok 	for (i = 0; i < 2; i++)
47190cff9e2SWingman Kwok 		netcp_xgbe_serdes_lane_enable(serdes_regs, i);
47290cff9e2SWingman Kwok 
47390cff9e2SWingman Kwok 	/* SB PLL Status Poll */
47490cff9e2SWingman Kwok 	ret = netcp_xgbe_wait_pll_locked(sw_regs);
47590cff9e2SWingman Kwok 	if (ret)
47690cff9e2SWingman Kwok 		return ret;
47790cff9e2SWingman Kwok 
47890cff9e2SWingman Kwok 	netcp_xgbe_serdes_enable_xgmii_port(sw_regs);
47990cff9e2SWingman Kwok 	netcp_xgbe_serdes_check_lane(serdes_regs, sw_regs);
48090cff9e2SWingman Kwok 	return ret;
48190cff9e2SWingman Kwok }
48290cff9e2SWingman Kwok 
netcp_xgbe_serdes_init(void __iomem * serdes_regs,void __iomem * xgbe_regs)48390cff9e2SWingman Kwok int netcp_xgbe_serdes_init(void __iomem *serdes_regs, void __iomem *xgbe_regs)
48490cff9e2SWingman Kwok {
48590cff9e2SWingman Kwok 	u32 val;
48690cff9e2SWingman Kwok 
48790cff9e2SWingman Kwok 	/* read COMLANE bits 4:0 */
48890cff9e2SWingman Kwok 	val = readl(serdes_regs + 0xa00);
48990cff9e2SWingman Kwok 	if (val & 0x1f) {
49090cff9e2SWingman Kwok 		pr_debug("XGBE: serdes already in operation - reset\n");
49190cff9e2SWingman Kwok 		netcp_xgbe_reset_serdes(serdes_regs);
49290cff9e2SWingman Kwok 	}
49390cff9e2SWingman Kwok 	return netcp_xgbe_serdes_config(serdes_regs, xgbe_regs);
49490cff9e2SWingman Kwok }
495