/openbmc/qemu/include/tcg/ |
H A D | tcg-cond.h | 57 TCG_COND_GEU = 8 | 0 | 2 | 1, enumerator 125 case TCG_COND_GEU: in tcg_high_cond()
|
/openbmc/qemu/target/loongarch/tcg/insn_trans/ |
H A D | trans_branch.c.inc | 80 TRANS(bgeu, ALL, gen_rr_bc, TCG_COND_GEU)
|
/openbmc/qemu/tcg/ |
H A D | optimize.c | 629 case TCG_COND_GEU: in do_constant_folding_cond_32() 663 case TCG_COND_GEU: in do_constant_folding_cond_64() 690 case TCG_COND_GEU: in do_constant_folding_cond_eq() 732 case TCG_COND_GEU: in do_constant_folding_cond() 888 case TCG_COND_GEU: in do_constant_folding_cond2() 2138 case TCG_COND_GEU: in fold_setcond_zmask() 2164 case TCG_COND_GEU: in fold_setcond_zmask()
|
H A D | tci.c | 223 case TCG_COND_GEU: in tci_compare32() 271 case TCG_COND_GEU: in tci_compare64() 1054 [TCG_COND_GEU] = "geu", in str_c()
|
/openbmc/qemu/tcg/sparc64/ |
H A D | tcg-target.c.inc | 620 [TCG_COND_GEU] = COND_CC, 733 case TCG_COND_GEU: 747 cond = (cond == TCG_COND_EQ ? TCG_COND_GEU : TCG_COND_LTU); 756 cond = (cond == TCG_COND_TSTEQ ? TCG_COND_GEU : TCG_COND_LTU); 881 tcg_out_movcc(s, TCG_COND_GEU, MOVCC_XCC, rh, ah, 0); 896 tcg_out_movcc(s, TCG_COND_GEU, MOVCC_XCC, TCG_REG_T2, bh, bhconst);
|
/openbmc/qemu/accel/tcg/ |
H A D | plugin-gen.c | 151 return TCG_COND_GEU; in plugin_cond_to_tcgcond()
|
/openbmc/qemu/target/riscv/ |
H A D | translate.c | 203 tcg_gen_movcond_i64(TCG_COND_GEU, out, in, t_max, in, t_nan); in gen_check_nanbox_h() 211 tcg_gen_movcond_i64(TCG_COND_GEU, out, in, t_max, in, t_nan); in gen_check_nanbox_s()
|
/openbmc/qemu/target/tricore/ |
H A D | translate.c | 1471 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_PSW_C, r1, r2); in gen_sub_CC() 3035 gen_branch_condi(ctx, TCG_COND_GEU, cpu_gpr_d[r1], constant, in gen_compute_branch() 3099 gen_branch_cond(ctx, TCG_COND_GEU, cpu_gpr_d[r1], cpu_gpr_d[r2], in gen_compute_branch() 5072 gen_accumulating_condi(TCG_COND_GEU, cpu_gpr_d[r2], cpu_gpr_d[r1], in decode_rc_accumulator() 5102 tcg_gen_setcondi_tl(TCG_COND_GEU, cpu_gpr_d[r2], cpu_gpr_d[r1], const9); in decode_rc_accumulator() 5144 gen_accumulating_condi(TCG_COND_GEU, cpu_gpr_d[r2], cpu_gpr_d[r1], in decode_rc_accumulator() 5180 gen_sh_condi(TCG_COND_GEU, cpu_gpr_d[r2], cpu_gpr_d[r1], const9); in decode_rc_accumulator() 5202 gen_accumulating_condi(TCG_COND_GEU, cpu_gpr_d[r2], cpu_gpr_d[r1], in decode_rc_accumulator() 5662 gen_accumulating_cond(TCG_COND_GEU, cpu_gpr_d[r3], cpu_gpr_d[r1], in decode_rr_accumulator() 5702 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_gpr_d[r3], cpu_gpr_d[r1], in decode_rr_accumulator() [all …]
|
/openbmc/qemu/target/hexagon/idef-parser/ |
H A D | idef-parser.y | 650 $$ = gen_bin_cmp(c, &@1, TCG_COND_GEU, &$1, &$3);
|
/openbmc/qemu/tcg/ppc/ |
H A D | tcg-target.c.inc | 318 case TCG_COND_GEU: 733 [TCG_COND_GEU] = BC | BI(0, CR_LT) | BO_COND_FALSE, 749 [TCG_COND_GEU] = ISEL | BC_(0, CR_LT) | 1, 1837 case TCG_COND_GEU: 2051 case TCG_COND_GEU: 2186 [TCG_COND_GEU] = { CR_GT, CR_LT }, 2235 case TCG_COND_GEU: 3790 case TCG_COND_GEU:
|
/openbmc/qemu/target/hexagon/ |
H A D | gen_tcg.h | 1064 gen_cmp_jumpnv(ctx, TCG_COND_GEU, NsN, RtV, riV) 1066 gen_cmp_jumpnv(ctx, TCG_COND_GEU, NsN, RtV, riV)
|
/openbmc/qemu/tcg/s390x/ |
H A D | tcg-target.c.inc | 428 [TCG_COND_GEU] = S390_CC_GE, 446 [TCG_COND_GEU] = S390_CC_ALWAYS, 594 case TCG_COND_GEU: 1337 case TCG_COND_GEU: 1383 case TCG_COND_GEU: 2877 case TCG_COND_GEU:
|
/openbmc/qemu/target/openrisc/ |
H A D | translate.c | 960 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_sr_f, in trans_l_sfgeu() 1027 tcg_gen_setcondi_tl(TCG_COND_GEU, cpu_sr_f, cpu_R(dc, a->a), a->i); in trans_l_sfgeui()
|
/openbmc/qemu/target/riscv/insn_trans/ |
H A D | trans_rvi.c.inc | 181 case TCG_COND_GEU: 281 return gen_branch(ctx, a, TCG_COND_GEU);
|
/openbmc/qemu/tcg/i386/ |
H A D | tcg-target.c.inc | 548 [TCG_COND_GEU] = JCC_JAE, 1661 tcg_out_brcond(s, 0, TCG_COND_GEU, args[0], args[2], const_args[2], 1685 case TCG_COND_GEU: 1689 tcg_out_brcond(s, 0, TCG_COND_GEU, args[0], args[2], const_args[2], 1745 case TCG_COND_GEU: 3107 [TCG_COND_GEU] = NEED_UMAX, 3172 [TCG_COND_GEU] = 5,
|
/openbmc/qemu/tcg/riscv/ |
H A D | tcg-target.c.inc | 357 [TCG_COND_GEU] = { OPC_VMSLEU_VV, true }, 377 [TCG_COND_GEU] = { OPC_VMSGTU_VI, 1, 16, true }, 1195 [TCG_COND_GEU] = { OPC_BGEU, false }, 1229 case TCG_COND_GEU: /* -> LTU */
|
/openbmc/qemu/target/arm/tcg/ |
H A D | gengvec.c | 1092 tcg_gen_cmpsel_vec(TCG_COND_GEU, vece, lval, lsh, max, zero, lval); in gen_ushl_vec() 1093 tcg_gen_cmpsel_vec(TCG_COND_GEU, vece, rval, rsh, max, zero, rval); in gen_ushl_vec()
|
H A D | translate-sve.c | 2438 tcg_gen_movcond_i32(TCG_COND_GEU, last, last, max, zero, last); in incr_last_active() 3143 cond = eq ? TCG_COND_GEU : TCG_COND_GTU; in trans_WHILE() 3224 tcg_gen_movcond_i64(TCG_COND_GEU, diff, op0, op1, diff, t1); in trans_WHILE_ptr() 3235 tcg_gen_movcond_i64(TCG_COND_GEU, diff, op0, op1, tmax, diff); in trans_WHILE_ptr()
|
/openbmc/qemu/tcg/arm/ |
H A D | tcg-target.c.inc | 249 [TCG_COND_GEU] = COND_CS, 1238 case TCG_COND_GEU: 2593 [TCG_COND_GEU] = INSN_VCGE_U,
|
/openbmc/qemu/target/ppc/ |
H A D | translate.c | 1929 tcg_gen_setcond_tl(TCG_COND_GEU, cpu_ca, arg2, arg1); in gen_op_arith_subf() 4330 tcg_gen_setcondi_i32(TCG_COND_GEU, t0, cpu_crf[crf], 4); in gen_setb() 4331 tcg_gen_movcond_i32(TCG_COND_GEU, t0, cpu_crf[crf], t8, tm1, t0); in gen_setb() 4877 tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1); in gen_405_mulladd_insn()
|
/openbmc/qemu/tcg/aarch64/ |
H A D | tcg-target.c.inc | 370 [TCG_COND_GEU] = COND_HS, 2524 [TCG_COND_GEU] = I3616_CMHS, 2531 [TCG_COND_GEU] = I3611_CMHS,
|
/openbmc/qemu/tcg/loongarch64/ |
H A D | tcg-target.c.inc | 571 case TCG_COND_GEU: /* -> LTU */ 724 [TCG_COND_GEU] = { OPC_BLEU, true },
|
/openbmc/qemu/target/microblaze/ |
H A D | translate.c | 538 tcg_gen_setcond_i32(TCG_COND_GEU, cpu_msr_c, inb, ina); in DO_TYPEA_CFG()
|
/openbmc/qemu/target/sh4/ |
H A D | translate.c | 739 tcg_gen_setcond_i32(TCG_COND_GEU, cpu_sr_t, REG(B11_8), REG(B7_4)); in _decode_opc()
|
/openbmc/qemu/docs/devel/ |
H A D | tcg-ops.rst | 253 | ``TCG_COND_GEU /* unsigned */``
|